

### N32L40xx8/xB datasheet

N32L40x series based on 32-bit ARM Cortex-M4F kernel, run up to 64MHz, support floating-point unit and DSP instructions, up to 128KB embedded flash, 24KB SRAM, integrated high-performance analog interface, built-in 1x12bit 4.5Msps ADC, 2x independent rail-to-rail operational amplifiers, 2x high-speed comparators, 1x 1Msps 12bit DAC, Integrate up to 320 Segment LCD driver, Integrated multi-channel U(S)ART, I2C, SPI, USB, CAN and other digital communication interfaces, built-in hardware acceleration engine for cryptographic algorithm.

### **Key features**

#### CPU core

- 32-bit ARM Cortex-M4 + FPU, single-cycle hardware multiplication and division instruction, support DSP instruction and MPU
- Built-in 2KB instruction Cache, which support Flash acceleration unit to execute program 0 wait
- Run up to 64MHz, 80DMIPS

### Encrypted memory

- Up to 128KByte of embedded Flash memory, support encrypted storage, multi-user partition management and data protection, hardware ECC check, 100,000 cycling and 10 years data retention.
- 24KByte of SRAM, including 16Kbyte SRAM1(In STOP2 mode can be configured to retention) and 8 Kbyte
   SRAM2(In STANDBY and STOP2 mode can be configured to retention), support hardware parity check

#### Low power management

- STANDBY mode: 1.5uA, all backup registers retention, IO retention, optional RTC Run, 8KByte SRAM2 retention, fast wake up
- STOP2 mode: 3uA, RTC Run, 8KByte SRAM2 retention, CPU register retention, IO retention, fast wake up
- RUN mode: 60uA/MHz@64MHz
- LPRUN mode: PLL off, MSI as the system master clock, MR off, LPR on, USB/CAN/SAC power off, other peripherals are optional
- Segment LCD display driver, support up to 176 segments (4x44) or 320 segments (8x40)

#### • High-performance analog interface

- 1x 12bit 4.5Msps ADC, multiple precision configurable, sampling rate up to 8Msps in 6-bit mode, up to 16 external single-ended input channels, support differential mode
- 2x rail-to-rail operational amplifiers with built-in maximum 32x programmable gain amplifier
- 2x high-speed analog comparators, built-in 64-level adjustable comparison reference, COMP1 support working in STOP2 mode

1/91

- 1x 12bit DAC, sampling rate 1Msps
- Internal 2.048V independent reference voltage reference source
- Internal integrated low-voltage detection unit

### Clock

- HSE: 4MHz~32MHz external high-speed crystal
- LSE: 32.768KHz External low-speed crystal
- HSI: Internal high-speed RC 16MHz
- MSI: Internal multi-speed RC 100K~4MHz
- LSI: Internal low-speed RC 40KHz
- Built-in high speed PLL



MCO: Support 1-channel clock output, which can be configured as low-speed or high-speed clock output

#### Reset

- Support power-on/brown-out/external pin reset
- Support watchdog reset

### • Support up to 64 GPIOs

#### Communication interface

- 5x U(S)ART interfaces, including 3x USART interfaces (support ISO7816, IrDA, LIN) and 2x UART interfaces
- 1x LPUART, support wake-up MCU in STOP2 mode
- 2x SPI interfaces, up to 16 Mbps, support I2S
- 2x I2C interfaces, up to 1 MHz, master-slave mode is configurable, slave mode support dual-address response
- 1x USB2.0 FS Device interface
- 1x CAN 2.0A/B bus interface
- 1x DMA controller, each controller support 8 channels, channel source address and destination address can be arbitrarily configurable
- 1x RTC real-time clock, support leap year perpetual calendar, alarm event, periodic wake up, support internal and external clock calibration

#### Timing counter

- 2x 16-bit advanced timer counters, support input capture, complementary output, quadrature encoder input, maximum control accuracy 9.25ns; each timer has 4 independent channels, of which 3 channels support 6 complementary PWM outputs
- 5x 16-bit general purpose timer counters, each timer has 4 independent channels, support input capture/output comparison/PWM output
- 2x 16-bit basic timer counters
- 1x 16-bit low-power timer counter, support double pulse counting function, can work in STOP2 mode
- 1x 24-bit SysTick
- 1x 7-bit Window Watchdog (WWDG)
- 1x 12-bit Independent Watchdog (IWDG)

### • Programming mode

- Support SWD/JTAG online debugging interface
- Support UART and USB Bootloader

#### Security features

- Built-in cryptographic algorithm hardware acceleration engine
- Support AES, DES, TDES, SHA1/224/256, SM1, SM3, SM4, and SM7 algorithms
- Flash storage encryption, Multi-user partition Management Unit (MMU)
- TRNG true random number generator
- CRC16/32 operation
- Support write protection (WRP), multiple read protection (RDP) levels (L0/L1/L2)

2/91

- Support security start-up, program encryption download, security update
- Support external clock failure detection, tamper detection



### 96-bit UID and 128-bit UCID

### Working conditions

- Operating voltage range: 1.8V~3.6V

− Operating temperature range:  $-40^{\circ}$ C ~  $105^{\circ}$ C

− ESD: ±4KV (HBM model), ±1KV (CDM model)

### Encapsulation

**−** QFN32(4mm×4mm)

**−** QFN32(5mm×5mm)

**−** QFN48(6mm×6mm)

- LQFP48(7mm×7mm)

**−** QFN64(8mm×8mm)

— LQFP64(10mm×10mm)

- LQFP80(12mm×12mm)

### Ordering information

| Series  | Part Number                                                     |  |  |  |  |  |
|---------|-----------------------------------------------------------------|--|--|--|--|--|
| N32L403 | N32L403K8Q7, N32L403KBQ7, N32L403KBQ7-1 <sup>(1)</sup>          |  |  |  |  |  |
| N32L406 | N32L406C8Q7, N32L406R8Q7, N32L406CBL7, N32L406RBL7, N32L406MBL7 |  |  |  |  |  |

3/91

### Note:

(1):The package is QFN32(5mm x 5mm)



## **Contents**

| 1 | PRO              | DUCT INTRODUCTION                                       | 9  |
|---|------------------|---------------------------------------------------------|----|
|   | 1.1              | PART NUMBER INFORMATION                                 | 10 |
|   |                  | LIST OF DEVICES                                         |    |
| 2 | FIIN             | CTION INTRODUCTION                                      | 12 |
| _ |                  |                                                         |    |
|   |                  | PROCESSOR CORE                                          |    |
|   | 2.2 2.2.1        | STORAGE Embedded FLASH memory                           |    |
|   | 2.2.1            |                                                         |    |
|   | 2.2.2            |                                                         |    |
|   |                  | EXTERNAL INTERRUPT/EVENT CONTROLLER (EXTI)              |    |
|   |                  | CLOCK SYSTEM                                            |    |
|   | 2.5              | BOOT MODE                                               | 14 |
|   | 2.6              | POWER SUPPLY SCHEME                                     | 15 |
|   |                  | Reset                                                   |    |
|   |                  | PROGRAMMABLE VOLTAGE DETECTOR                           |    |
|   |                  | VOLTAGE REGULATOR                                       |    |
|   |                  | LOW POWER MODE                                          |    |
|   |                  | DIRECT MEMORY ACCESS (DMA)                              |    |
|   |                  | REAL TIME CLOCK (RTC)                                   |    |
|   |                  | TIMER AND WATCHDOG                                      |    |
|   | 2.13.1<br>2.13.2 | r                                                       |    |
|   | 2.13.2           |                                                         |    |
|   | 2.13.4           |                                                         |    |
|   | 2.13.5           |                                                         |    |
|   | 2.13.0           |                                                         |    |
|   |                  | I <sup>2</sup> C bus interface                          |    |
|   |                  | UNIVERSAL SYNCHRONOUS/ASYNCHRONOUS TRANSCEIVER (USART)  |    |
|   |                  | LOW POWER ASYNCHRONOUS TRANSCEIVER (LPUART)             |    |
|   | 2.17             | SERIAL PERIPHERAL INTERFACE (SPI)                       | 23 |
|   | 2.18             | SERIAL AUDIO INTERFACE (I <sup>2</sup> S)               | 24 |
|   |                  | CONTROLLER AREA NETWORK (CAN)                           |    |
|   |                  | Universal serial bus (USB)                              |    |
|   |                  | GENERAL PURPOSE INPUT/OUTPUT INTERFACE (GPIO)           |    |
|   |                  | SEGMENT LCD DRIVER (SEGMENT LCD)                        |    |
|   |                  | ANALOG/DIGITAL CONVERTER (ADC)                          |    |
|   |                  | OPERATIONAL AMPLIFIER (OPAMP)                           |    |
|   |                  | ANALOG COMPARATOR (COMP)                                |    |
|   |                  | DIGITAL/ANALOG CONVERTER (DAC)  TEMPERATURE SENSOR (TS) |    |
|   |                  | CYCLIC REDUNDANCY CHECK CALCULATION UNIT (CRC)          |    |
|   |                  | ALGORITHMIC HARDWARE ACCELERATION ENGINE (SAC)          |    |
|   |                  | Unique device serial number (UID).                      |    |
|   |                  | SERIAL SINGLE-WIRE JTAG DEBUG PORT (SWJ-DP)             |    |
| • |                  | · /                                                     |    |
| 3 | PIN A            | AND DESCRIPTION                                         | 31 |
|   | 3.1              | PINOUTS                                                 |    |
|   | 3.1.1            | QFN32(4mm x 4mm)                                        |    |
|   | 3.1.2            | ( )                                                     |    |
|   | 3.1.3            |                                                         |    |
|   | 3.1.4            |                                                         |    |
|   | 3.1.5            |                                                         |    |
|   | 3.1.6            |                                                         |    |
|   | 3.1.7            |                                                         |    |
|   | 3.2              | PIN DEFINITION                                          | 38 |

Nanshan District, Shenzhen, 518057, P.R.China



| 4 | ELECTR           | ICAL CHARACTERISTICS                                              | 45 |
|---|------------------|-------------------------------------------------------------------|----|
|   | 4.1 PAR.         | AMETER CONDITIONS                                                 | 45 |
|   | 4.1.1 N          | inimum and maximum values                                         | 45 |
|   |                  | ypical numerical value                                            |    |
|   |                  | ypical curve                                                      |    |
|   |                  | pading capacitor                                                  |    |
|   |                  | n input voltage                                                   |    |
|   |                  | ower supply scheme                                                |    |
|   |                  | urrent consumption measurement                                    |    |
|   |                  | OLUTE MAXIMUM RATING                                              |    |
|   |                  | RATING CONDITIONS                                                 |    |
|   |                  | eneral operating conditions                                       |    |
|   |                  | perating conditions at power-on and power-off                     |    |
|   |                  | mbedded reset and power control module characteristics            |    |
|   |                  | ternal reference voltage                                          |    |
|   |                  | ower supply current characteristics                               |    |
|   |                  | xternal clock source characteristics                              |    |
|   |                  | ternal clock source characteristics                               |    |
|   |                  | me to wake up from low power mode                                 |    |
|   |                  | LL characteristics                                                |    |
|   | 4.3.10           | FLASH memory characteristics                                      |    |
|   | 4.3.11           | Absolute maximum (electrical sensitivity)                         |    |
|   | 4.3.12           | I/O port characteristics                                          |    |
|   | 4.3.13           | NRST pin characteristics                                          |    |
|   | 4.3.14           | Timer and watchdog characteristics                                |    |
|   | 4.3.15           | I <sup>2</sup> C Interface characteristics                        |    |
|   | 4.3.16           | SPI/I <sup>2</sup> S interface characteristics                    |    |
|   | 4.3.17           | USB characteristics                                               |    |
|   | 4.3.18           | Controller area network (CAN) interface characteristics           |    |
|   | 4.3.19<br>4.3.20 | Electrical parameters of 12 bit analog-to-digital converter (ADC) |    |
|   | 4.3.20           | 12 bit DAC electrical parameters                                  |    |
|   | 4.3.21           | Operational amplifier (OPAMP) electrical parameters               |    |
|   | 4.3.23           | Comparator 2(COMP2) electrical parameters                         |    |
|   | 4.3.24           | Comparator 1(COMP1) electrical parameters                         |    |
|   | 4.3.25           | Liquid crystal display driver (Segment LCD) characteristics       |    |
|   | 4.3.26           | Temperature sensor (TS) characteristics                           |    |
| 5 | PACKAC           | GE INFORMATION                                                    |    |
| - |                  |                                                                   |    |
|   |                  | (32(4MM x 4MM)                                                    |    |
|   |                  | (32(5MM x 5MM)                                                    |    |
|   |                  | 48(6MM X 6MM)                                                     |    |
|   |                  | P48(7MM x 7MM)                                                    |    |
|   | -                | (64(8MM X 8MM)                                                    |    |
|   | •                | P64(10MM x 10MM)<br>P80(12MM x 12MM)                              |    |
|   | -                | P80(12MM X 12MM)<br>KING INFORMATION                              |    |
| , |                  |                                                                   |    |
| 6 |                  | N HISTORY                                                         |    |
| 7 | NOTICE           |                                                                   | 91 |



## List of Tables

| Table 1-1 N32L40x series resource configuration                                                                   | 11 |
|-------------------------------------------------------------------------------------------------------------------|----|
| Table 2-1 Comparison of timer functions                                                                           | 16 |
| Table 3-1 Pin definition                                                                                          | 38 |
| Table 4-1 Voltage characteristics                                                                                 | 47 |
| Table 4-2 Current characteristics                                                                                 | 47 |
| Table 4-3 Temperature characteristics                                                                             | 47 |
| Table 4-4 General operating conditions                                                                            | 47 |
| Table 4-5 Operating conditions at power-on and power-off                                                          | 48 |
| Table 4-6 Features of embedded reset and power control modules                                                    | 48 |
| Table 4-7 Internal reference voltage                                                                              | 49 |
| Table 4-8 Maximum current consumption in operating mode where the data processing code is run from internal flash | 50 |
| Table 4-9 Maximum current consumption in sleep mode, code running in internal flash running                       | 50 |
| Table 4-10 Typical current consumption in operating mode, where data processing code is run from internal Flash   | 50 |
| Table 4-11 Typical current consumption in sleep mode, data processing code is run from internal Flash             | 50 |
| Table 4-12 Typical and maximum current consumption in shutdown and standby mode                                   | 51 |
| Table 4-13 High-speed external user clock features (Bypass mode)                                                  | 51 |
| Table 4-14 Features of a low-speed external user clock (Bypass mode)                                              | 52 |
| Table 4-15 HSE 4~32MHz oscillator characteristics (1) (2)                                                         | 53 |
| Table 4-16 LSE oscillator characteristics ( $f_{LSE} = 32.768 \text{kHz}$ ) (1) (2) (4) (5)                       | 54 |
| Table 4-17 MSI oscillator characteristics (1)                                                                     | 55 |
| Table 4-18 HSI oscillator characteristics (1)(2)                                                                  | 56 |
| Table 4-19 LSI oscillator characteristics (1)                                                                     | 56 |
| Table 4-20 Wake time in low power mode                                                                            | 57 |
| Table 4-21 PLL features                                                                                           | 57 |
| Table 4-22 Flash memory characteristics                                                                           | 57 |
| Table 4-23 Flash endurance and data retention life                                                                | 58 |
| Table 4-24 Absolute maximum ESD value                                                                             | 58 |
| Table 4-25 Electrical sensitivity                                                                                 | 58 |
| Table 4-26 I/O static characteristics                                                                             | 59 |
| Table 4-27 IO output driving ability characteristics                                                              | 60 |
| Table 4-28 Output voltage characteristics                                                                         | 60 |
| Table 4-29 Input/output AC characteristics (1)                                                                    | 60 |
| Table 4-30 NRST pin characteristics                                                                               | 61 |
| Table 4-31 TIM1/8 characteristics                                                                                 | 62 |
| Table 4-32 TIM2/3/4/5/6/7/9 characteristics                                                                       | 63 |
| Table 4-33 LPTIMER characteristics                                                                                | 63 |
| Table 4-34 IWDG counting maximum and minimum reset time (LSI = 40kHz)                                             | 63 |
| Table 4-35 WWDG counting maximum and minimum reset time (APB1 PCLK1 = 16MHz)                                      | 63 |
| Table 4-36 I <sup>2</sup> C interface characteristics                                                             | 64 |
| Table 4-37 SPI characteristics (1)                                                                                | 65 |



| Table 4-38 I <sup>2</sup> S characteristics <sup>(1)</sup> | 68 |
|------------------------------------------------------------|----|
| Table 4-39 USB startup time                                | 69 |
| Table 4-40 USB DC characteristics                          | 70 |
| Table 4-41 Full speed of USB electrical characteristics    | 70 |
| Table 4-42 ADC characteristics                             | 71 |
| Table 4-43 ADC sampling time <sup>(1)(2)</sup>             | 72 |
| Table 4-44 ADC accuracy-limited test conditions (1) (2)    | 73 |
| Table 4-45 V <sub>REFBUFF</sub> characteristics            | 74 |
| Table 4-46 DAC characteristics <sup>(1)</sup>              | 75 |
| Table 4-47 OPAMP characteristics <sup>(1)</sup>            |    |
| Table 4-48 COMP2 characteristics                           | 77 |
| Table 4-49 COMP1 normal mode characteristics               |    |
| Table 4-50 COMP1 low power mode characteristics            | 78 |
| Table 4-51 LCD Controller characteristics                  | 78 |
| Table 4-52 Temperature sensor characteristics              | 79 |



# List of Figures

| Figure 1-1 N32L40x series block diagram                                                                          | 9  |
|------------------------------------------------------------------------------------------------------------------|----|
| Figure 1-2 N32L40x series part number information                                                                | 10 |
| Figure 2-1 Memory map                                                                                            | 12 |
| Figure 2-2 Clock tree                                                                                            | 14 |
| Figure 3-1 N32L403 series QFN32 pinout                                                                           | 31 |
| Figure 3-2 N32L406 series QFN48 pinout                                                                           | 33 |
| Figure 3-3 N32L406 series LQFP48 pinout                                                                          | 34 |
| Figure 3-4 N32L406 series QFN64 pinout                                                                           | 35 |
| Figure 3-5 N32L406 series LQFP64 pinout                                                                          | 36 |
| Figure 3-6 N32L406 series LQFP80 pinout                                                                          | 37 |
| Figure 4-1 Load conditions of pins                                                                               | 45 |
| Figure 4-2 Pin input voltage                                                                                     | 45 |
| Figure 4-3 Power supply scheme                                                                                   | 46 |
| Figure 4-4 Current consumption measurement scheme                                                                | 46 |
| Figure 4-5 AC timing diagram of an external high-speed clock source                                              | 52 |
| Figure 4-6 AC timing diagram of an external low speed clock source                                               | 53 |
| Figure 4-7 typical application using 8MHz crystal                                                                | 54 |
| Figure 4-8 Typical application of 32.768kH crystal                                                               | 55 |
| Figure 4-9 Definition of input/output AC characteristics                                                         | 61 |
| Figure 4-10 Recommended NRST pin protection                                                                      | 62 |
| Figure 4-11 I <sup>2</sup> C bus AC waveform and measuring circuit (1)                                           | 65 |
| Figure 4-12 SPI timing diagram-slave mode and CPHA=0                                                             | 66 |
| Figure 4-13 SPI timing diagram-slave mode and CPHA=1 (1)                                                         | 67 |
| Figure 4-14 SPI timing diagram-master mode (1)                                                                   | 67 |
| Figure 4-15 I <sup>2</sup> S slave mode timing diagram (Philips Protocol) (1)                                    | 69 |
| Figure 4-16 I <sup>2</sup> S master mode timing diagram (Philips protocol) (1)                                   | 69 |
| Figure 4-17 USB timing: definition of rise and fall time of data signal                                          | 70 |
| Figure 4-18 ADC precision characteristics                                                                        | 73 |
| Figure 4-19 Typical connection diagram using ADC                                                                 | 74 |
| Figure 4-20 Decoupling circuit of power supply and reference power supply $(V_{REF+})$ is connected to $V_{DDA}$ | 74 |
| Figure 5-1 QFN32 package outline                                                                                 | 80 |
| Figure 5-2 QFN48 package outline                                                                                 | 82 |
| Figure 5-3 LQFP48 package outline                                                                                | 83 |
| Figure 5-4 QFN64 package outline                                                                                 | 84 |
| Figure 5-5 LQFP64 package outline                                                                                | 85 |
| Figure 5-6 LQFP80 package outline                                                                                | 86 |
| Figure 5-7 Marking information                                                                                   | 87 |



### 1 Product introduction

N32L403 family of microcontrollers features a high-performance 32-bit ARM Cortex<sup>TM</sup>-M4F core, integrated floating point operation unit (FPU) and digital signal processing (DSP), and supports parallel computing instructions. Maximum operating main frequency 64MHz, integrated up to 128KB of in-chip encrypted storage Flash, supports multi-user partition permission management, maximum 24KB of embedded SRAM, including 8KB of Retention RAM. It has an internal high speed AHB bus, two low speed peripherals clock bus APB and bus matrix. It supports up to 64 alternate I/Os and provides a rich array of high performance analog interfaces, including 1x 12-bit 4.5Msps ADC, up to 16 external input channels and 3 internal channels, and 1x 1Msps 12-bit DAC, integrates up to 320 Segment LCD driver interfaces. At the same time, it provides a variety of digital communication interfaces, including 5x U(S)ART, 1x LPUART, 2x I2C, 2x SPI/ I2S, 1x FS USB 2.0 device, 1x CAN 2.0B communication interface, built-in password algorithm hardware acceleration engine, supporting a variety of international and national encryption algorithm hardware acceleration.

N32L40x series products can work stably in the temperature range of  $-40^{\circ}$ C to  $+105^{\circ}$ C, supply voltage from 1.8V to 3.6V, provide a variety of power modes for users to choose, meet the requirements of low-power applications. This series of products are available in 32/48/64/80 pin package, according to the different package form, the device in the peripheral configuration is different.



Figure 1-1 N32L40x series block diagram



## 1.1 Part number information

Figure 1-2 N32L40x series part number information





## 1.2 List of devices

Table 1-1 N32L40x series resource configuration

| Part Number Flash (KB)                                                |                          | N32L4                                                                    | 403K8/B                                                               | N32L4       | 406C8/B       | N32L4           | 06R8/B           | N32L406MB                |  |
|-----------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------|---------------|-----------------|------------------|--------------------------|--|
|                                                                       |                          | 64                                                                       | 128                                                                   | 64          | 128           | 64              | 128              | 128                      |  |
| SRA                                                                   | AM (KB)                  | 16                                                                       | 24                                                                    | 16          | 24            | 16              | 24               | 24                       |  |
| CPU                                                                   | frequency                |                                                                          | ARM Cortex-M4 @ 64MHz, 80DMIPS                                        |             |               |                 |                  |                          |  |
| Working                                                               | g environment            |                                                                          | 1.8~3.6V/-40~105℃                                                     |             |               |                 |                  |                          |  |
|                                                                       | General                  |                                                                          |                                                                       |             |               | 5               |                  |                          |  |
| Timer                                                                 | Advanced                 |                                                                          | 2                                                                     |             |               |                 |                  |                          |  |
| Tir                                                                   | Basic                    |                                                                          | 2                                                                     |             |               |                 |                  |                          |  |
|                                                                       | LPTIM                    |                                                                          |                                                                       |             |               | 1               |                  |                          |  |
|                                                                       | SPI <sup>(1)</sup>       | 2                                                                        | 2/1 <sup>(5)</sup>                                                    |             |               |                 | 2                |                          |  |
|                                                                       | I2S <sup>(1)</sup>       | 2                                                                        | 2/1 <sup>(5)</sup>                                                    |             |               |                 | 2                |                          |  |
| Communication<br>interface                                            | I2C                      |                                                                          | 2                                                                     |             |               |                 |                  |                          |  |
| nmunicat<br>interface                                                 | UART                     |                                                                          | 2                                                                     |             |               |                 |                  |                          |  |
| nmu<br>inter                                                          | USART                    |                                                                          | 2 3                                                                   |             |               |                 |                  |                          |  |
| Con                                                                   | LPUART                   |                                                                          | 1                                                                     |             |               |                 |                  |                          |  |
|                                                                       | USB                      | 1                                                                        | 1 <sup>(6)</sup>                                                      | 1           |               |                 |                  |                          |  |
|                                                                       | CAN                      |                                                                          | 1                                                                     |             |               |                 |                  |                          |  |
|                                                                       | GPIO                     | 26/                                                                      | /29 <sup>(5)</sup>                                                    |             | 38            | 5               | 52               | 64                       |  |
|                                                                       | DMA<br>r of Channels     |                                                                          |                                                                       |             | 8 (           | 1x<br>Channel   |                  |                          |  |
|                                                                       | bit ADC<br>r of channels |                                                                          |                                                                       |             |               | 1x<br>16Channel |                  |                          |  |
| 12bit DAC Number of channels OPAMP/COMP Segment LCD Algorithm support |                          | 1x<br>1 Channel                                                          |                                                                       |             |               |                 |                  |                          |  |
|                                                                       |                          | 2/2                                                                      |                                                                       | 2/2         |               | 2               | 1/2              | 2/2                      |  |
|                                                                       |                          | nons                                                                     | nonsupport 4x20 4x34/8x30 <sup>(2) (3)</sup> 4x44/8x40 <sup>(3)</sup> |             |               |                 |                  | 4x44/8x40 <sup>(3)</sup> |  |
|                                                                       |                          | DES/TDES, AES, SHA1/SHA224/SHA256, SM1, SM3, SM4, SM7, CRC16/CRC32, TRNG |                                                                       |             |               |                 |                  |                          |  |
| Securit                                                               | ty protection            | Rea                                                                      | ad-write prote                                                        | ection (RDP | /WRP), storaş | ge encryption   | n, partition pro | tection, secure boot     |  |
| P                                                                     | ackage                   | QF                                                                       | FN32                                                                  | LQFP4       | 8/QFN48       | LQFP64          | 4/QFN64          | LQFP80                   |  |

- 1. SPI1 and SPI2 interfaces have the flexibility to switch between SPI mode and I2S audio mode.
- 2. LQFP64/QFN64 package version B chips do not support LCD 1/8 duty cycle mode (8x30).
- 3. In 1/8 duty cycle mode, B and C chip LCDs do not support 1/4 bias.
- 4. The package of N32L403KBQ7-1 is QFN32(5mm x 5mm)
- 5. The corresponding model is N32L403KBQ7-1
- 6. N32L403KBQ7-1 is not support



### 2 Function introduction

### 2.1 **Processor core**

The N32L40x family integrates the latest generation of embedded ARM Cortex<sup>TM</sup>-M4F processors, enhanced computing power based on the Cortex<sup>TM</sup>-M3 core, new floating point processing unit (FPU), DSP and parallel computing instructions, providing excellent performance of 1.25DMIPS/MHz. Its efficient signal processing capabilities are combined with the advantages of low power consumption, low cost, and ease of use of the Cortex-M family of processors to meet the requirements of a mixture of control and signal processing capabilities and easy to use applications.

The ARM Cortex<sup>TM</sup>-M4F 32-bit compact instruction set processor provides excellent code efficiency.

Note: Cortex-M4F is backward compatible with Cortex-M3 code.

### 2.2 Storage

N32L40x series devices include embedded encrypted Flash memory and embedded SRAM.



Figure 2-1 Memory map



### 2.2.1 Embedded FLASH memory

Integrated from 64K to 128K bytes embedded encryption FLASH (FLASH), used to store programs and data, page size of 2Kbyte, supporting page erasing, word writing, word reading, half word reading, byte reading operations.

Support storage encryption protection, write automatic encryption, read automatic decryption (including program execution operation).

Support user partition management, can be divided into a maximum of three user partitions, different users cannot access each other's data (only executable code).

### 2.2.2 Embedded SRAM

The chip integrates a built-in SRAM of up to 24K bytes, including SRAM1 and SRAM2. The maximum size of SRAM1 is 16K bytes, and that of SRAM2 is 8K bytes. In STOP2 mode, SRAM1 and SRAM2 can retain data. In STANDBY mode, only SRAM2 can retain data.

### 2.2.3 Nested vector interrupt controller (NVIC)

Built-in nested vector interrupt controller, capable of handling up to 66 maskable interrupt channels (not including the 16 Cortex<sup>TM</sup>-M4F interrupts) and 16 priorities.

- Tightly coupled NVIC enables low latency interrupt response processing
- Interrupt vector entry address directly into the kernel
- Tightly coupled NVIC interface
- Allows early handling of interrupts
- Handles late arriving higher-priority interrupts
- Support interrupt tail link function
- Automatically saves processor state
- Automatically resumes when the interrupt returns with no additional instruction overhead

This module provides flexible interrupt management with minimal interrupt latency.

## 2.3 External interrupt/event controller (EXTI)

The external interrupt/event controller contains 27 edge detectors for generating interrupt/event requests. Each interrupt line can be independently configured with its triggering event (rising edge or falling edge or bilateral edge) and can be individually shielded. There is a suspended register that maintains the state of all interrupt requests. EXTI can detect clock cycles with pulse widths smaller than internal APB2. Up to 64 universal I/O ports are connected to 16 external interrupts.

# 2.4 Clock system

The device provides a variety of clocks for users to choose from, including internal high speed RC oscillator HSI (16MHz), internal multi-speed clock MSI (100K~4MHz configurable), internal low speed clock LSI (40KHz), external high speed clock HSE (4MHz~32MHz), external low speed clock LSE (32.768KHz), PLL.

During reset, the internal MSI clock is set as the default CPU clock, and then the user can choose the external HSE clock with failure monitoring function. When an external clock failure is detected, it will be isolated, the system will automatically switch to MSI, and if interrupts are enabled, the software can receive the corresponding interrupt. Also, complete interrupt management of the PLL clock can be adopted when needed (such as when an indirectly used external oscillator fails).

MSI clock can be used to wake up quickly and execute instructions in STOP2 state, or provide clock for the system in low power operation state, and some other scenarios with low clock accuracy and high power consumption requirements.



The built-in clock security system detects whether the external HSE or LSE fails in real time. If the external clock fails, the system automatically switches to the internal clock and generates an interrupt alarm.

Multiple prescalers are used to configure the AHB frequency, high speed APB (APB2) and low speed APB (APB1) regions. AHB has a maximum frequency of 64MHz, APB2 has a maximum frequency of 32MHz and APB1 has a maximum frequency of 16MHz.

When using USB function (Only N32L403 and N32L406 series support USB), both HSE and PLL must be used and the CPU frequency must be 48MHz.



Figure 2-2 Clock tree

### 2.5 Boot mode

At BOOT time, the BOOT mode after reset can be selected with the BOOT0 pin and option byte BOOT configuration (USER2):

- Boot from program FLASH memory
- Boot from system memory
- Boot from internal SRAM



The Bootloader is stored in the system memory and can program the flash memory through USART1 or USB interface.

## 2.6 Power supply scheme

- $V_{DD} = 1.8 \sim 3.6 \text{V}$ : The  $V_{DD}$  pin supplies power to the I/O pin and the internal voltage regulator.
- V<sub>LCD</sub> supplies power to the Segment LCD module, and two power supply modes, internal and external, are configured through registers. When using LCD internal boost mode power supply, a 1uF capacitor must be connected to the V<sub>LCD</sub> pin, or an external input power supply can be used directly to power the LCD module.
- $V_{SSA}$ ,  $V_{DDA} = 1.8 \sim 3.6 V$ : provides power supply for ADC, DAC, OPAMP and COMP.  $V_{DDA}$  and  $V_{SSA}$  must be connected to  $V_{DD}$  and  $V_{SS}$  respectively. See Figure 4-3 Power supply scheme.

### **2.7 Reset**

POR and BOR circuits are integrated inside the device. This part of the circuit is always in working state to ensure that the system works stably when the power supply exceeds 1.8V. When  $V_{DD}$  falls below a set threshold ( $V_{POR/BOR}$ ), place the device in the reset state without using an external reset circuit.

### 2.8 Programmable voltage detector

The device has a built-in programmable voltage detector (PVD), which monitors the power supply of  $V_{DD}$  and compares it with the threshold  $V_{PVD}$ . When  $V_{DD}$  is lower or higher than the threshold  $V_{PVD}$ , an interrupt will be generated. The interrupt handler can send a warning message, and the PVD function needs to be started through the program. See **Table 4-6** for values of  $V_{POR/PDR}$  and  $V_{PVD}$ .

## 2.9 Voltage regulator

The voltage regulator has 2 control modes:

- Master mode, MCU run in RUN, SLEEP modes
- Low power mode, MCU run in LP RUN, LP SLEEP, STOP2, and STANDBY modes

The voltage regulator is always in the master mode after the MCU reset.

## 2.10 Low power mode

The N32L40x series supports five low-power modes.

■ LP-RUN mode

In LP-RUN (Low Power RUN) mode, CPU running at MSI clock, executes programs in FLASH or SRAM, and PLL turned off. USB/CAN/algorithm (SAC) module turned off, other peripherals are configurable.

■ SLEEP mode

In SLEEP mode, only CPU stop, all peripherals are configurable and can wake up the CPU when an interrupt/event occurs.

■ LP-SLEEP mode

In LP-SLEEP (Low Power SLEEP) mode, CPU stop, PLL turned off, USB/CAN/SAC module turned off, other peripherals are configurable, and all IOs remain in the same state as in RUN mode.

■ STOP2 mode

STOP2 mode is based on the Cortex®-M4F deep sleep mode, and all the core digital logic areas are powered off. Main voltage regulator (MR) is off, HSE/HSI/MSI/PLL is off. CPU register retention, LSE/LSI optional work, RCC retention, all GPIO retention, SRAM1 and SRAM2 optional retention, SPI, USART/UART, I2C, WWDG retention,



80 byte backup register retention, RET domain and low power supply domain work normally.

The microcontroller can be woken up from STOP2 mode by any signal configured as EXTI, which can be 16 external EXTI signals (I/O related), WKUP pin wakeup, RTC periodic wake up, RTC alarm, RTC tamper, RTC timestamp, NRST reset, IWDG reset.

#### ■ STANDBY mode

In STANDBY mode, the current consumption is low. Internal voltage regulator is turned off, PLL, HSI RC oscillator and HSE crystal oscillator are also turned off, only LSE and LSI can optionally work. After entering STANDBY mode, main domain register contents will be lost, SRAM2 is optional, and the STANDBY circuit still works.

External reset signal on the NRST, IWDG reset, rising/falling edge on the WKUP pin, RTC periodic wake up, RTC alarm, RTC timestamp and RTC tamper can wake up the microcontroller from STANDBY mode.

Note: RTC, IWDG and corresponding clock can not be stopped when entering standby mode.

### 2.11 Direct memory access (DMA)

The device integrates a flexible general-purpose DMA controller that supports eight DMA channels to manage data transfers from memory to memory, peripherals to memory, and memory to peripherals. The DMA controller supports the management of ring buffers, avoiding interruptions when controller transfers reach the end of the buffer.

Each channel has dedicated hardware DMA request logic, and each channel can be triggered by software. The transmission length, source address and destination address of each channel can be set separately by software.

DMA can be used with major peripherals: SPI, I2C, USART, TIMx (general, basic and advanced timers), DAC, I2S and ADC.

### 2.12 Real time clock (RTC)

RTC is a set of continuously running counters with a built-in calendar clock module that provides a perpetual calendar function, as well as alarm interrupt and periodic interrupt (minimum 2 clock cycles) functions. The RTC will not be reset by the system or power reset source, nor will it be reset when woken up from STANDBY mode. The RTC can be driven by either a 32.768kHz external crystal oscillator, an internal low-power 40kHz RC oscillator, or a high-speed external clock with 128 frequency divisions. For application scenarios requiring very high timing accuracy, it is recommended to use an external 32.768kHz clock as the clock source. Meanwhile, to compensate for the clock deviation of natural crystal, a 256Hz signal can be output to calibrate the clock of RTC. The RTC has a 22-bit predivider for a time-based clock, which will produce a 1-second long time reference at 32.768kHz by default. In addition, RTC can be used to trigger wake up in low-power mode.

## 2.13 Timer and watchdog

Up to 2 advanced control timers, 5 general-purpose timers and 2 basic timers, 1 low power timer, 2 watchdog timers and 1 system tick timer.

The following table compares the functions of advanced control timer, general-purpose timer and basic timer:

| Timer                                | Counter resolution | Counter<br>type      | Prescaler factor                      | Generate<br>DMA<br>requests | Capture/compare channels | Complementary output |
|--------------------------------------|--------------------|----------------------|---------------------------------------|-----------------------------|--------------------------|----------------------|
| TIM1<br>TIM8                         | 16                 | Up, down,<br>up/down | Any integer<br>between 1 and<br>65536 | Y                           | 4                        | Y                    |
| TIM2<br>TIM3<br>TIM4<br>TIM5<br>TIM9 | 16                 | Up, down,<br>up/down | Any integer<br>between 1 and<br>65536 | Y                           | 4                        | N                    |

**Table 2-1 Comparison of timer functions** 



| Timer        | Counter<br>resolution | Counter<br>type | Prescaler factor                      | Generate<br>DMA<br>requests | Capture/compare channels | Complementary output |
|--------------|-----------------------|-----------------|---------------------------------------|-----------------------------|--------------------------|----------------------|
| TIM6<br>TIM7 | 16                    | up              | Any integer<br>between 1 and<br>65536 | Y                           | 0                        | N                    |

### 2.13.1 Low power timer (LPTIM)

The LPTIM is a 16-bit timer with multiple clock sources, it can keep running in all power modes except for Standby mode. LPTIM can run without internal clock source, it can be used as a "Pulse Counter". Also, the LPTIM can wake up the system from low-power modes, to realize "Timeout functions" with extreme low power consumption.

### Main features:

- 16-bit up counter
- 3-bit prescaler, 8 kinds of frequency division factors (1, 2, 4, 8, 16, 32, 64, 128)
- Multiple clock sources:
  - ◆ Internal clock source: LSE, LSI, HSI, PCLK1, COMP1\_OUT or COMP2\_OUT
  - ◆ External clock source: External clock source through LPTIM Input1 (operating without LP oscillator, for pulse counter applications)
- 16-bit auto-load register (LPTIM\_ARR)
- 16-bit compare register (LPTIM\_COMP)
- Continuous or one-shot mode counting mode
- Programmable software or hardware input trigger
- Programmable digital filter for glitch filtering
- Configurable output (square wave, PWM)
- Configurable IO polarity
- Encoder mode
- Pulse counting mode, support single pulse counting, double pulse counting (quadrature and non-quadrature)

### 2.13.2 Basic timer (TIM6 and TIM7)

Basic timers TIM6 and TIM7 each contain a 16-bit auto-reload counter. These two timers are independent of each other and do not share any resources. The basic timer can provide a time reference for general purpose timers, and in particular can provide a clock for a digital-to-analog converter (DAC). The basic timer is directly connected to the DAC inside the chip and drives the DAC directly through the trigger output.

### Main features:

- 16-bit auto-reload up-counting counters
- 16-bit programmable prescaler. (The frequency division factor can be configured with any value between 1 and 65536)
- Synchronization circuit for triggering DAC
- The events that generate the interrupt/DMA are as follows:
  - ◆ Update event

### 2.13.3 General-purpose timer (TIMx)

The general-purpose timers (TIM2, TIM3, TIM4, TIM5 and TIM9) is mainly used in the following occasions: counting the input signal, measuring the pulse width of the input signal and generating the output waveform, etc.



- 16-bit auto-reload counters. (It can realize up-counting, down-counting, up/down counting)
- 16-bit programmable prescaler. (The frequency division factor can be configured with any value between 1 and 65536)
- TIM2, TIM3, TIM4, TIM5 and TIM9 up to 4 channels
- Channel's working modes: PWM output, ouput compare, one-pulse mode output, input capture
- The events that generate the interrupt/DMA are as follows:
  - Update event
  - Trigger event
  - Input capture
  - Output compare
- Timer can be controlled by external signal
- Timers can be linked together internally for timer synchronization or chaining
- Incremental (quadrature) encoder interface: used for tracking motion and resolving rotation direction and position
- Hall sensor interface: used to do three-phase motor control
- Supports capture of internal comparator output signals. TIM9 supports capture of internal HSE, LSI, and LSE signals

### 2.13.4 Advanced control timer (TIM1 and TIM8)

The advanced control timers (TIM1 and TIM8) is mainly used in the following occasions: counting the input signal, measuring the pulse width of the input signal and generating the output waveform, etc. Advanced timers have complementary output function with dead-time insertion and break function. Suitable for motor control.

### Main features:

- 16-bit auto-reload counters. (It can realize up-counting, down-counting, up/down counting)
- 16-bit programmable prescaler. (The frequency division factor can be configured with any value between 1 and 65536)
- Programmable Repetition Counter
- TIM1 and TIM8 up to 4 capture/compare channels:
  - ◆ PWM output
  - Ouput compare
  - ◆ One-pulse mode output
  - Input capture
- The events that generate the interrupt/DMA are as follows:
  - ◆ Update event
  - Trigger event
  - Input capture
  - Output compare
  - ♦ Break input
- Complementary outputs with adjustable dead-time
  - ◆ For TIM1 and TIM8, channel 1,2,3 support this feature
- Timer can be controlled by external signal

Nanshan District, Shenzhen, 518057, P.R.China



- Timers can be linked together internally for timer synchronization or chaining
- TIM1 CC5 and TIM8 CC5 for COMP blanking
- TIM1\_CC6 is used to switch the input channel of OPAMP1 and OPAMP2; TIM8\_CC6 can switch the input channel of OPAMP2
- Incremental (quadrature) encoder interface: used for tracking motion and resolving rotation direction and position
- Hall sensor interface: used to do three-phase motor control

### 2.13.5 SysTick timer (Systick)

This timer is dedicated to real-time operating systems and can also be used as a standard down-counter.

#### Main features:

- 24 bit down-counter
- Automatic reloading function
- A maskable system interrupt is generated when the counter is 0
- Programmable clock source

### 2.13.6 Watchdog (WDG)

Support for two watchdog independent watchdog (IWDG) and window watchdog (WWDG). Two watchdogs provide increased security, time accuracy, and flexibility in use.

### Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit down-counter and a 3-bit prescaler. It is driven by a separate low-speed RC oscillator that remains active even if the master clock fails and operates in STOP2 and STANDBY modes. Once activated, if the dog is not fed (clears the watchdog counter) within the set time, the IWDG generates a reset when the counter counts to 0x000. It can be used to reset the entire system in the event of an application problem, or as a free timer to provide time-out management for applications. The option byte can be configured to start the watchdog software or hardware. Reset and low power wake up are available.

### Window watchdog (WWDG)

A window watchdog is usually used to detect software failures caused by an application deviating from the normal running sequence due to external interference or unforeseen logical conditions. Unless the down-counter value is flushed before the T6 bit becomes 0, the watchdog circuit generates an MCU reset when the preset time period is reached. If the 7-bit down-counter value (in the control register) is flushed before the down-counter reaches the window register value, then an MCU reset will also occur. This indicates that the down-counter needs to be refreshed in a finite time window.

### Main features:

- The clock of the window watchdog (WWDG) is obtained by dividing the APB1 clock frequency by 4096.
- Programmable free-running down-counter
- Reset condition:
  - ♦ When the down-counter is less than 0x40, a reset occurs (if the watchdog is started)
  - ◆ A reset occurs when the down-counter is reloaded outside the window (if the watchdog is started)
  - ♦ If the watchdog is enabled and interrupts are allowed, an early wake up interrupt (EWINT) occurs when the down-counter equals 0x40, which can be used to reload the counter to avoid WWDG reset

### 2.14 I<sup>2</sup>C bus interface

The device integrates up to two independent I2C bus interfaces, which provide multi-host function and control all I2C bus-specific timing, protocol, arbitration and timeout. Supports multiple communication rate modes (up to



1MHz), supports DMA operations and is compatible with SMBus 2.0. The I2C module provides multiple functions, including CRC generation and verification, SMBus (System Management Bus) and PMBus (Power Management Bus).

- Multi-master function: this module can be used as master device or slave device
- I2C master device function:
  - ◆ Generate a clock
  - ◆ Generate start and stop signals
- I2C slave device function:
  - ◆ Programmable address detection
  - ◆ The I2C interface supports 7-bit or 10-bit addressing and dual-slave address response capability in 7-bit slave mode
  - ♦ Stop bit detection
- Generate and detect 7-bit/10-bit addresses and broadcast calls
- Support different communication speeds
  - ◆ Standard speed (up to 100 kHz)
  - ◆ Fast (up to 400 kHz)
  - ◆ Fast+ (up to 1MHz)
- Status flags:
  - Transmitter/receiver mode flag
  - ◆ Byte transfer complete flag
  - I2C bus busy flag
- Error flags:
  - Arbitration loss in master mode
  - ◆ Acknowledge (ACK) fail after address/data transfer
  - ◆ Error start or stop condition detected
  - Overrun or underrun when clock extending is disable
- Two interrupt vectors:
  - ◆ 1 interrupt for address/data communication success
  - ◆ 1 interrupt for an error
- Optional extend clock function
- DMA of single-byte buffers
- Generation or verification of configurable PEC(Packet error detection)
- In transmit mode, the PEC value can be transmitted as the last byte
- PEC error check for the last received byte
- SMBus 2.0 compatible
  - ◆ Timeout delay for 25ms clock low
  - ◆ 10ms accumulates low clock extension time of master device
  - ◆ 25ms accumulates low clock extension time of slave device



- ◆ PEC generation/verification of hardware with ACK control
- ◆ Support address resolution protocol (ARP)
- Compatible with the PMBus

### 2.15 Universal synchronous/asynchronous transceiver (USART)

N32L40x series products integrate up to 5 serial transceiver interfaces, including 3 universal synchronous/asynchronous transceivers (USART1, USART2 and USART3) and 2 universal asynchronous transceivers (UART4 and UART5). All five interfaces provide asynchronous communication, support for IrDA SIR ENDEC transmission codec, multi-processor communication mode, single-wire half-duplex communication mode, and LIN master/slave function.

The USART1, USART2, and USART3 interfaces have hardware CTS and RTS signal management, ISO7816-compatible smart card mode, and similar to SPI communication mode, all of which can use DMA operations.

- Full duplex, asynchronous communication
- NRZ standard format
- Fractional baud rate generator system, baud rate programmable, used for sending and receiving
- Programmable data word length (8 or 9 bits)
- Configurable stop bit, supporting 1 or 2 stop bits
- LIN master's ability to send synchronous interrupters and LIN slave's ability to detect interrupters. When USART hardware is configured as LIN, it generates 13 bit interrupters and detects 10/11 bit interrupters
- Output clock for synchronous transmission
- IRDA SIR encoder decoder, supports 3/16 bit duration in normal mode
- Smart card simulation function:
  - ◆ The smart card interface supports the asynchronous smart card protocol defined in ISO7816-3
  - 0.5 and 1.5 stop bits for smart cards
- Single-wire half duplex communication
- Configurable multi-buffer communication using DMA, receiving/sending bytes in SRAM using centralized DMA buffer
- Independent transmitter and receiver enable bits
- Detect flag:
  - ◆ Receive buffer is full
  - Send buffer empty
  - ◆ Transmission complete
- Parity control:
  - ◆ Send parity bit
  - Check the received data
- Four error detection flags:
  - Overflow error
  - ♦ Noise error



- ◆ Frame error
- Parity error
- 10 USART interrupt sources with flags:
  - ◆ CTS change
  - LIN break detection
  - ◆ Send data register empty
  - ◆ Send complete
  - Received data register is full
  - ♦ Bus was detected to be idle
  - ◆ Overflow error
  - ♦ Frame error
  - ♦ Noise error
  - Parity error
- Multi-processor communication, if the address does not match, then enter the silent mode
- Wake up from silent mode (via idle bus detection or address flag detection)
- Mode configuration:

| USART modes                         | USART1  | USART2  | USART3  | UART4      | UART5      |
|-------------------------------------|---------|---------|---------|------------|------------|
| Asynchronous mode                   | support | support | support | support    | support    |
| Hardware flow control               | support | support | support | nonsupport | nonsupport |
| Multiple buffer communication (DMA) | support | support | support | support    | support    |
| Multiprocessor communication        | support | support | support | support    | support    |
| Synchronous mode                    | support | support | support | nonsupport | nonsupport |
| Smart card                          | support | support | support | nonsupport | nonsupport |
| Half duplex (Single wire mode)      | support | support | support | support    | support    |
| IrDA                                | support | support | support | support    | support    |
| LIN                                 | support | support | support | support    | support    |

# 2.16 Low power asynchronous transceiver (LPUART)

The device integrates a low-power asynchronous serial transceiver (LPUART), which can receive data in STOP2 state (maximum baud rate 9600) and wake up MCU after generating an interrupt event. In addition, by configuring the clock as a high-speed clock (such as APB or HSE clock), it can be used as a regular asynchronous serial port to support higher baud rate.

- Provide standard asynchronous communication bits (start, parity, and stop bits)
  - ◆ Generates 1 start bit
  - Generates 1-bit parity bit (odd or even parity can be set) or no parity bit
  - ◆ Generates 1 stop bit
  - ◆ Bytes are transmitted from the lowest to the highest
- Support 32 bytes receive FIFO and 1 byte send FIFO
- Provides send mode control bits



- Programmable baud rate
- Full duplex communication
- Support data communication and error handling interruption
- Access to status bits can be done in two ways: query or interrupt
- Parity error flag
- Baud rate parameter register
- Support hardware flow control
- Support DMA data transfer
- Support the following interrupt event sources to wake up the MCU in STOP2 state:
  - Start bit detection
  - ◆ Receive buffer non-empty detection
  - ◆ Received the specified 1 bytes of data
  - Received the specified 4 bytes of data

### 2.17 Serial peripheral interface (SPI)

The device integrates two SPI interfaces, which allow the chip to communicate with peripheral devices in a half/full duplex, synchronous, serial manner. This interface can be configured in master mode and provides a communication clock (SCK) for external slave devices. Interfaces can also work in a multi-master configuration. It can be used for a variety of purposes, including two-line simplex synchronous transmission using a two-way data line, and reliable communication using CRC checks.

- 3-wire full-duplex synchronous transmission
- Two-wire simplex synchronous transmission with or without a third bidirectional data line
- 8 or 16 bit transmission frame format selection
- Master or slave operations
- Support multi-master mode
- 8 master mode baud rate predivision frequency coefficient (Max f<sub>PCLK</sub>/2)
- Slave mode frequency (Max f<sub>PCLK</sub>/2)
- Fast communication between master mode and slave mode
- NSS can be managed by software or hardware in both master and slave modes: dynamic change of master/slave modes
- Programmable clock polarity and phase
- Programmable data order, MSB before or LSB before
- Dedicated send and receive flags that trigger interrupts
- SPI bus busy flag
- Hardware CRC for reliable communication:
  - ◆ In send mode, the CRC value can be sent as the last byte
  - ◆ In full-duplex mode, CRC is automatically performed on the last byte received
- Master mode failures, overloads, and CRC error flags that trigger interrupts



- Single-byte send and receive buffer with DMA capability: generates send and receive requests
- Maximum interface speed: 16Mbps

## 2.18 Serial audio interface (I<sup>2</sup>S)

I<sup>2</sup>S is a 3-pin synchronous serial interface communication protocol. The device integrates two standard I<sup>2</sup>S interfaces (multiplexed with SPI) and can operate in master or slave mode. The two interfaces can be configured for 16-bit, 24-bit or 32-bit transmission, or as input or output channels, supporting audio sampling frequencies from 8kHz to 96kHz. It supports four audio standards, including Philips I<sup>2</sup>S, MSB and LSB alignment, and PCM.

It can work in master and slave mode in half duplex communication. When it acts as a master device, it provides clock signals to external slave devices through an interface.

#### Main features:

- Simplex communication (send or receive only)
- Master or slave operations
- 8-bit linear programmable prescaler for accurate audio sampling frequencies (8KHz to 96KHz)
- The data format can be 16, 24, or 32 bits
- Audio channel fixed packet frame is 16 bit (16 bit data frame) or 32 bit (16, 24 or 32 bit data frame)
- Programmable clock polarity (steady state)
- The overflows flag bit in slave sending mode and the overflows flag bit in master/slave receiving mode
- 16-bit data registers are used for sending and receiving, with one register at each end of the channel
- Supported I<sup>2</sup>S protocols:
  - ◆ I<sup>2</sup>S Philips standard
  - ◆ MSB alignment standard (left aligned)
  - ◆ LSB alignment standard (right aligned)
  - ◆ PCM standard (16-bit channel frame with long or short frame synchronization or 16-bit data frame extension to 32-bit channel frame)
- The data direction is always MSB first
- Both send and receive have DMA capability
- The master clock can be output to external audio devices at a fixed rate of 256xFs(Fs is the audio sampling frequency)

## 2.19 Controller area network (CAN)

Device integrates a CAN bus interface compatible with 2.0A and 2.0B (active) specifications, with bit rates up to 1Mbps. It can receive and send standard frames with 11-bit identifiers, as well as extended frames with 29-bit identifiers.

- Support CAN protocol 2.0A and 2.0B active mode
- Baud rate up to 1Mbps
- Supports time-triggered communication
- Send:
  - ◆ Three sending mailboxes



- ◆ The priority of sent packets can be configured by software
- Records the timestamp of the time when the SOF was sent

#### Receive:

- ◆ Level 3 depth of 2 receiving FIFO
- Variable filter group
- ♦ There are 14 filter groups
- ◆ Identifier list
- ◆ The FIFO overflow processing mode is configurable
- Record the time stamp of the receipt of the SOF
- Time-triggered communication mode:
  - ◆ Disable automatic retransmission mode
  - ◆ 16-bit free run timer
  - ◆ Timestamp can be sent in the last 2 bytes of data
- Management:
  - Interrupt masking
  - ◆ The mailbox occupies a separate address space to improve software efficiency

### 2.20 Universal serial bus (USB)

Device is embedded with a full speed USB compatible device controller that follows the full speed USB device (12Mbit/s) standard. The endpoint can be configured by software and has suspend/resume function. The USB dedicated 48MHz clock is generated directly from the internal PLL.

#### Main features:

- Comply with the technical specifications of USB2.0 full-speed equipment
- 1 to 8 USB endpoints can be configured
- CRC(cyclic redundancy check) generation/check, reverse non-return to zero (NRZI) encoding/decoding and bit filling
- Double buffer mechanism for bulk/isochronous endpoints
- Support USB suspend/resume operation
- Frame lock clock pulse generation
- Integrated USB DP signal line pull-up 1.5K resistor (user can enable or disable through software control)

## 2.21 General purpose input/output interface (GPIO)

Up to 64 GPIO, which can be divided into four groups (GPIOA/GPIOB/GPIOC/GPIOD). Each group of GPIOA, GPIOB, GPIOC and GPIOD has 16 ports. Each GPIO pin can be configured by software as an output (push pull or open drain), input (with or without pull-up or pull-down), or alternate peripheral function port. Most GPIO pins are shared with digital or analog alternate peripherals, and some I/O pins are multiplexed with clock pins. All GPIO pins except ports with analog input capability have high current passing capability.

#### Main features:

Nanshan District, Shenzhen, 518057, P.R.China



- Each bit of the GPIO port can be configured separately by the software into multiple modes:
  - ♦ Input floating
  - ◆ Input pull up (weak pull up)
  - ♦ Input pull down (weak pull down)
  - ♦ Analog function
  - ◆ Open drain output
  - ◆ Push-pull output
  - ◆ Push-pull alternate function
  - ◆ Open drain alternate function
- General I/O (GPIO)
  - ◆ During and just after reset, the alternate function is not enabled, except for BOOT0 (which is an input pull-down), and the I/O port is configured to analog input mode
  - ◆ After reset, the default state of pins associated with the debug system is enable SWJ, the JTAG pin is placed in input pull-up or pull-down mode:
    - JTDI in pull-up mode
    - JTCK in pull-down mode
    - JTMS in pull-up mode
    - NJTRST in pull-up mode
  - ◆ When configured as output, values written to the output data registers are output to the appropriate I/O pins. Can be output in push pull mode or open drain mode
- Separate bit setting or bit clearing functions
- External interrupt/wake up: All ports have external interrupt capability. In order to use external interrupts, ports must be configured in input mode
- Alternate function: (port bit configuration register must be programmed before using default alternate function)
- GPIO lock mechanism, which freezes I/O configurations. When a LOCK is performed on a port bit, the configuration of the port bit cannot be changed until the next reset

# 2.22 Segment LCD driver (Segment LCD)

The LCD controller is suitable for monochrome passive Segment LCD, with a maximum of 8 common terminals (COM) and 44 Segment terminals (SEG), the specific number of terminals depends on the package of pin. The Segment LCD consists of a number of segments that can be turned on or off. Each segment contains a layer of liquid crystal molecules aligned between the two electrodes. The corresponding segment is visible when a voltage greater than the threshold voltage is applied to the liquid crystal. To avoid electrophoretic effects in the liquid crystal, the segment voltage must be AC. The LCD controller can work in low power mode except STANDBY mode.

- Frame rate is configurable
- Duty cycle is configurable: static, 1/2, 1/3, 1/4 and 1/8 duty cycle are supported
- Voltage bias can be configured: static, 1/2, 1/3 and 1/4 bias are supported



- Double buffering mechanism allows the user to update the data (pixel active/inactive information) in the display memory registers at any time
- LCD power supply optional: add power supply from  $V_{LCD}$  pin (you can also connect  $V_{LCD}$  directly to VDD); Use a built-in DC-DC step-up converter (external  $1\mu F$  capacitor is required)
- LCD clock source Optional: HSE/32, LSI, or LSE
- Two contrast control methods: adjust dead time of up to 7 phase cycles between frames; adjust  $V_{LCD\,min} \sim V_{LCD\,max}$  range (when using internal step-up converter only)
- Built-in resistor network is used to generate LCD intermediate voltage, which can be configured by software to match the capacitive load of LCD panel
- Built-in voltage output buffer
- It can be displayed in SLEEP, LOW-POWER RUN, LOW-POWER SLEEP, and STOP2 modes. It can also be disabled in these modes for lower POWER consumption
- Built-in phase inversion reduces electromagnetic interference (EMI) and power consumption
- Support blink function: 1, 2, 3, 4, 8 or all pixels can blink at the specified frequency (0.5Hz, 1Hz, 2Hz or 4Hz)
- Pins used for SEG and COM functions should be configured with the appropriate AFIO

## 2.23 Analog/Digital converter (ADC)

The device supports a 12-bit 4.5Msps sequential comparison ADC with a sampling rate of single-ended and differential inputs, measuring 16 external and 3 internal sources.

- Support 12/10/8/6-bits resolution configurable
  - ◆ The maximum sampling rate at 12bit resolution is 4.57MSPS
  - ◆ The maximum sampling rate at 10bit resolution is 5.33MSPS
  - ◆ The maximum sampling rate at 8bit resolution is 6.4MSPS
  - ◆ The maximum sampling rate at 6bit resolution is 8MSPS
- ADC clock source is divided into working clock source, sampling clock source and timing clock source
  - ◆ AHB\_CLK can be configured as the working clock source, up to 64MHz
  - ◆ PLL can be configured as a sampling clock source, up to 64MHZ, support 1, 2, 4, 6, 8, 10, 12, 16, 32, 64, 128, 256 frequency division
  - ◆ The AHB\_CLK can be configured as the sampling clock source, up to 64MHz, and supports frequency 1,2,4,6,8,10,12,16,32
  - ♦ The timing clock is used for internal timing functions and the frequency must be configured to 1MHz
- Supports timer trigger ADC sampling
- Support 2.048V internal reference voltage V<sub>REFBUFFER</sub>
- Interrupts when conversion ends, injection conversion ends, and analog watchdog events occur
- Single and continuous conversion modes
- Automatic scan mode from channel 0 to channel N
- Support for self-calibration
- Data alignment with embedded data consistency
- Sampling intervals can be programmed separately by channel



- Both regular conversions and injection conversions have external triggering options
- Continuous mode
- ADC power supply requirements: 1.8V to 3.6V
- ADC input range:  $VREF \leq VIN \leq VREF +$
- ADC can use DMA operations, and DMA requests are generated during regular channel conversion
- Analog watchdog function can monitor one, multiple, or all selected channels with great precision. When the
  monitored signal exceeds the preset threshold, an interruption will occur

## 2.24 Operational amplifier (OPAMP)

The device integrates up to 2 independent operational amplifiers with multiple operating modes such as external amplifier, internal follower and programmable amplifier (PGA) (or both internal amplifier and external filter).

#### Main features:

- Support rail to rail input
- Forward and reverse input checkboxes
- OPAMP working mode can be configured as:
  - ◆ Independent mode (external gain setting)
  - ◆ PGA mode, programmable gain 2X, 4X, 8X, 16X, 32X
  - ♦ Follower mode
- The internally connected ADC channel is used to measure the output signal of the operational amplifier

## 2.25 Analog comparator (COMP)

The device integrates up to 2 comparators, among which COMP1 supports low power mode and can work in STOP2 state. It can be used as a separate device (all ports of the comparator are plugged into the I/O) or in combination with a timer. In the case of motor control, it can be combined with the PWM output from the timer to form periodic current control.

- Rail to rail comparators are supported
- The reverse and forward sides of the comparator support the following inputs
  - ◆ Optional I/O
  - ◆ DAC channel output
  - ◆ Internal 64 level adjustable voltage input reference:
    - VREF1 is a low-power voltage reference source, which can only be used for COMP1
    - VREF2 is a non-low power voltage reference source, which can be used for COMP1 and COMP2
- Programmable hysteresis can be configured as no hysteresis, low hysteresis, medium hysteresis, and high hysteresis
- The comparator can output to EITHER I/O or timer input for triggering
  - Capture events
  - ◆ OCREF\_CLR events (for periodic current control)



- ◆ The brake events
- The comparator supports output filtering, including analog and digital filtering
- COMP1/COMP2 can form a window comparator
- Support comparator output with blanking, you can choose forbidden energy blanking or Timer1\_OC5, Timer8\_OC5 as blanking input
- Each comparator can have interrupt wake up capability, support from SLEEP mode wake up, COMP1 can support under STOP2 wake up

## 2.26 Digital/Analog converter (DAC)

The device integrates a digital to analog converter (DAC), which is a 12-bit digital input and voltage output digital/analog converter with an output channel of built-in Buffer. DAC can be referenced via  $V_{DDA}$  or  $V_{REFBUFFER}$ .

### Main features:

- An output channel for a built-in Buffer
- Configurable 8/12-bits output
- Configurable left and right data alignment in 12-bit mode
- Synchronous update function
- Generate noise wave
- Generate triangle wave
- DMA support
- External trigger for conversion

## 2.27 Temperature sensor (TS)

The temperature sensor generates a voltage that varies linearly with temperature in the range of  $1.8V < V_{DDA} < 3.6V$ . The temperature sensor is internally connected to the ADC\_IN17 input channel for converting the output of the temperature sensor to digital values.

## 2.28 Cyclic redundancy check calculation unit (CRC)

Integrated CRC32 and CRC16 functions, the cyclic redundancy check (CRC) caculating unit is based on a fixed generation polynomial to obtain any CRC calculation results. In many applications, CRC-based techniques are used to verify data transfer or storage consistency. Within the scope of the EN/IEC 60335-1 standard, which provides a means of detecting flash memory errors, CRC cells can be used to calculate signatures of software in real time and compare them with signatures generated when linking and generating the software.

- CRC16: supports polynomials  $X^{16} + X^{15} + X^2 + 1$
- CRC32: supports polynomials  $X^{32} + X^{26} + X^{23} + X^{22} + X^{16} + X^{12} + X^{11} + X^{10} + X^8 + X^7 + X^5 + X^4 + X^2 + X^4 + X^4$
- CRC16 calculation time: 1 AHB clock cycles (HCLK)
- CRC32 calculation time: 1 AHB clock cycles (HCLK)
- The initial value for cyclic redundancy computing is configurable
- Support DMA mode



### 2.29 Algorithmic hardware acceleration engine (SAC)

Embedded algorithm hardware acceleration engine, support a variety of international algorithms and national cryptosymmetric cryptography algorithm and hash cryptography algorithm acceleration, compared with pure software algorithm can greatly improve the encryption and decryption speed.

The hardware supports the following algorithms:

- Supports DES symmetric algorithms
  - ◆ DES and 3DES encryption and decryption operations are supported
  - ◆ TDES supports 2KEY and 3KEY mode
  - ◆ Supports CBC and ECB mode
- Supports the SYMMETRIC AES algorithm
  - ◆ Supports 128bits, 192bits, or 256bits key length
  - ◆ Supports CBC, ECB, and CTR mode
- SHA hash algorithm is supported
  - ♦ Supports SHA1, SHA244, SHA256
- Supports the MD5 digest algorithm
- Supports symmetric SM1, SM4, SM7 algorithm and SM3 hash algorithm

### 2.30 Unique device serial number (UID)

N32L40x series products have two built-in unique device serial numbers of different lengths, which are 96-bit unique device ID (UID) and 128-bit unique customer ID (UCID). These two device serial numbers are stored in the system configuration block of flash memory. The information they contain is written at the time of delivery and is guaranteed to be unique to any of the N32L40x series microcontrollers under any circumstances and can be read by user applications or external devices through the CPU or JTAG/SWD interface and cannot be modified.

The 96-bit UID is usually used as a serial number or password. When writing flash memory, this unique identifier is combined with software encryption and decryption algorithm to further improve the security of code in flash memory. It can also be used to activate Secure Bootloader with security functions.

UCID is 128-bit, which complies with the definition of national technology chip serial number. It contains the information related to chip production and version.

## 2.31 Serial single-wire JTAG debug port (SWJ-DP)

Embedded ARM SWJ-DP interface, which is a combination of JTAG and serial single-wire debugging interface, can achieve serial single-line debugging interface or JTAG interface connection. The JTMS and JTCK signals of JTAG share pins with SWDIO and SWCLK respectively, and a special signal sequence on the JTMS pin is used to switch between JTAG-DP and SW-DP.



# 3 Pin and description

## 3.1 Pinouts

## 3.1.1 **QFN32(4mm x 4mm)**

Figure 3-1 N32L403(4mm x 4mm) series QFN32 pinout





## 3.1.2 **QFN32(5mm x 5mm)**

Figure 3-2 N32L403(5mm x 5mm) series QFN32 pinout





## 3.1.3 **QFN48(with LCD)**

Figure 3-3 N32L406 series QFN48 pinout





## 3.1.4 **LQFP48** (with LCD)

Figure 3-4 N32L406 series LQFP48 pinout





## 3.1.5 **QFN64(8mm x 8mm)**

Figure 3-5 N32L406(8mm x 8mm) series QFN64 pinout





# 3.1.6 **LQFP64(12mm x 12mm)**

Figure 3-6 N32L406(12mm x 12mm) series LQFP64 pinout





# 3.1.7 **LQFP80(14mm x 14mm)**

Figure 3-7 N32L406 (14mm x 14mm) series LQFP80 pinout





# 3.2 Pin definition

**Table 3-1 Pin definition** 

| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset)           | $\mathbf{Type}^{(1)}$ | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                                | Optional function                                          |
|-------|-----------------------|-----------------|-----------------|--------|----------------------------------|-----------------------|------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| -     | -                     | -               | -               | 1      | PD1 <sup>(10)</sup>              | I/O                   | ТТа                          | Yes                                     | TRACED0<br>LCD_SEG33                                                                             | -                                                          |
| -     | -                     | -               | -               | 2      | PD3 <sup>(10)</sup>              | I/O                   | ТТа                          | Yes                                     | TRACED1<br>USART2_CTS<br>LCD_SEG34                                                               | -                                                          |
| 1     | -                     | 1               | 1               | 3      | VLCD(VDD <sup>(5)</sup> )        | S                     | -                            | -                                       | -                                                                                                | -                                                          |
| -     | 4                     | -               | -               | 4      | VDD/(VDDA <sup>(11)</sup> )      | S                     | -                            | -                                       | -                                                                                                | -                                                          |
| _     | 5                     | -               | -               | 5      | VSS(VSSA <sup>(11)</sup> )       | S                     | -                            | -                                       | -                                                                                                | -                                                          |
| -     | ı                     | 2               | 2               | 6      | PC13-TAMPER- RTC <sup>(10)</sup> | I/O                   | ТТа                          | Yes                                     | TIM1_CH1N<br>LCD_SEG35<br>EVENTOUT                                                               | TAMP1-RTC<br>RTC_OUT<br>WKUP2                              |
| -     | 2                     | 3               | 3               | 7      | PC14- OSC32_IN                   | I/O                   | TTa                          | Yes                                     | -                                                                                                | OSC32_IN                                                   |
| -     | 3                     | 4               | 4               | 8      | PC15- OSC32_OUT                  | I/O                   | ТТа                          | Yes                                     | -                                                                                                | OSC32_OUT                                                  |
| 2     | -                     | 5               | 5               | 9      | PD14-OSC_IN                      | I/O                   | ТТа                          | No                                      | USART2_TX<br>I2C2_SDA<br>TIM1_CH3N                                                               | OSC_IN                                                     |
| 3     | -                     | 6               | 6               | 10     | PD15-OSC_OUT                     | I/O                   | ТТа                          | No                                      | USART2_RX<br>I2C2_SCL                                                                            | OSC_OUT                                                    |
| 4     | 6                     | 7               | 7               | 11     | NRST                             | I                     | -                            | -                                       | -                                                                                                | -                                                          |
| -     | -                     | -               | 8               | 12     | PC0 <sup>(10)</sup>              | I/O                   | ТТа                          | Yes                                     | I2C1_SCL<br>LPTIM_IN1<br>LCD_SEG18<br>EVENTOUT                                                   | ADC_IN11 <sup>(9)</sup>                                    |
| -     | -                     | -               | 9               | 13     | PC1 <sup>(10)</sup>              | I/O                   | ТТа                          | Yes                                     | LPTIM_OUT<br>I2C1_SDA<br>LCD_SEG19<br>EVENTOUT                                                   | ADC_IN12 <sup>(9)</sup>                                    |
| -     | -                     | -               | 10              | 14     | PC2 <sup>(10)</sup>              | I/O                   | ТТа                          | Yes                                     | LCD_SEG20<br>EVENTOUT<br>LPTIM_IN2                                                               | ADC_IN13 <sup>(9)</sup>                                    |
| -     | -                     | -               | 11              | 15     | PC3 <sup>(10)</sup>              | I/O                   | ТТа                          | Yes                                     | LCD_SEC21<br>LPTIM_ETR<br>EVENTOUT                                                               | ADC_IN14 <sup>(9)</sup>                                    |
| -     | -                     | 8               | 12              | 16     | VSSA/VREF-                       | S                     | -                            | -                                       | -                                                                                                | -                                                          |
| 5     | -                     | 9               | 13              | 17     | VDDA/VREF+                       | S                     | -                            | -                                       | -                                                                                                | -                                                          |
| 6     | 7                     | 10              | 14              | 18     | PA0                              | I/O                   | TTa                          | Yes                                     | USART2_CTS LPUART_RX TIM2_CH1 TIMER2_ETR TIM5_CH1 TIM8_ETR SPI1_MISO I2S1_MCK EVENTOUT COMP1_OUT | ADC_IN1 <sup>(8)</sup> COMP1_INM COMP1_INP WKUP1 TAMP2-RTC |
| 7     | 8                     | 11              | 15              | 19     | PA1                              | I/O                   | ТТа                          | Yes                                     | USART2_RTS LPUART_TX TIM5_CH2 TIM2_CH2 LCD_SEG0 EVENTOUT                                         | ADC_IN2 <sup>(8)</sup> COMP1_INP OPAMP1_VINP               |

Tel: +86-755-86309900 Email: info@nationstech.com

Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North. Nanshan District, Shenzhen, 518057, P.R.China



| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset) | $\mathbf{Type}^{(1)}$ | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                      | Optional function                                                          |
|-------|-----------------------|-----------------|-----------------|--------|------------------------|-----------------------|------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| 8     | 9                     | 12              | 16              | 20     | PA2                    | I/O                   | ТТа                          | Yes                                     | USART2_TX TIM5_CH3 TIM2_CH3 LCD_SEG1 I2C2_SDA COMP2_OUT EVENTOUT                       | ADC_IN3 <sup>(8)</sup> OPAMP1_VOUT COMP1_INP <sup>(6)</sup> COMP2_INM      |
| -     | -                     | -               | -               | 21     | PD8 <sup>(10)</sup>    | I/O                   | TTa                          | Yes                                     | LCD_SEG36                                                                              | -                                                                          |
| -     | -                     | -               | -               | 22     | PD9 <sup>(10)</sup>    | I/O                   | ТТа                          | Yes                                     | LCD_SEG37                                                                              | -                                                                          |
| -     | -                     | -               | -               | 23     | PD10 <sup>(10)</sup>   | I/O                   | TTa                          | Yes                                     | LCD_SEG38                                                                              | -                                                                          |
| 9     | 10                    | 13              | 17              | 24     | PA3                    | I/O                   | ТТа                          | Yes                                     | USART2_RX<br>LPUART_RX<br>TIM5_CH4<br>LCD_SEG2<br>I2C2_SCL<br>EVENTOUT                 | ADC_IN4 <sup>(8)</sup> COMP1_INP <sup>(7)</sup> COMP2_INP OPAMP1_VINM      |
| -     | -                     | -               | 18              | 25     | VSS                    | S                     | -                            | -                                       | -                                                                                      | -                                                                          |
| -     | -                     | -               | 19              | 26     | VDD                    | S                     | -                            | -                                       | -                                                                                      | -                                                                          |
| 10    | 11                    | 14              | 20              | 27     | PA4                    | I/O                   | TTa                          | No                                      | USART2_CK LPUART_TX I2C1_SCL SPI1_NSS I2S1_WS USART1_TX EVENTOUT                       | DAC_OUT ADC_IN5 <sup>(8)</sup> COMP1_INM COMP2_INM OPAMP1_VINP OPAMP2_VINP |
| 11    | 12                    | 15              | 21              | 28     | PA5                    | I/O                   | ТТа                          | Yes                                     | SPI1_SCK<br>I2C1_SDA<br>I2S1_CK<br>USART1_RX<br>EVENTOUT                               | ADC_IN6 <sup>(9)</sup> COMP1_INM COMP2_INM OPAMP1_VINP OPAMP2_VINM         |
| 12    | 13                    | 16              | 22              | 29     | PA6                    | I/O                   | TTa                          | Yes                                     | LPUART_CTS SPI1_MISO I2S1_MCK TIM8_BKIN TIM3_CH1 TIM1_BKIN LCD_SEG3 COMP2_OUT EVENTOUT | ADC_IN7 <sup>(9)</sup> OPAMP2_VOUT COMP2_INM COMP2_INP                     |
| 13    | 14                    | 17              | 23              | 30     | PA7                    | I/O                   | TTa                          | Yes                                     | SPI1_MOSI I2S1_SD TIM1_CH1N TIM8_CH1N TIM3_CH2 LCD_SEG4 COMP2_OUT EVENTOUT             | ADC_IN8 <sup>(9)</sup> COMP2_INP OPAMP1_VINP OPAMP2_VINP                   |
| -     | -                     | -               | 24              | 31     | PC4 <sup>(10)</sup>    | I/O                   | TTa                          | Yes                                     | LPUART_TX I2C1_SCL LCD_SEG22 EVENTOUT                                                  | ADC_IN15 <sup>(9)</sup>                                                    |
| -     | ı                     | -               | 25              | 32     | PC5                    | I/O                   | TTa                          | Yes                                     | LPUART_RX<br>I2C1_SDA<br>LCD_SEG23<br>EVENTOUT                                         | ADC_IN16 <sup>(9)</sup><br>OPAMP1_VINM<br>OPAMP2_VINM                      |



| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset) | $\mathrm{Type}^{(1)}$ | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                       | Optional function                     |
|-------|-----------------------|-----------------|-----------------|--------|------------------------|-----------------------|------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------|
| 14    | 15                    | 18              | 26              | 33     | PB0                    | I/O                   | ТТа                          | Yes                                     | TIM1_CH2N TIM3_CH3 TIM8_CH2N LCD_SEG5 UART4_TX EVENTOUT                                 | ADC_IN9 <sup>(9)</sup><br>OPAMP2_VINM |
| 15    | 16                    | 19              | 27              | 34     | PB1 <sup>(10)</sup>    | I/O                   | ТТа                          | Yes                                     | LPUART_RTS TIM1_CH3N TIM3_CH4 TIM8_CH3N LCD_SEG6 UART4_RX EVENTOUT                      | ADC_IN10 <sup>(9)</sup>               |
| -     | 17                    | 20              | 28              | 35     | PB2                    | I/O                   | TTa                          | Yes                                     | LPTIM_OUT<br>TIM9_ETR<br>EVENTOUT                                                       | -                                     |
| -     | 18                    | 21              | 29              | 36     | PB10                   | I/O                   | ТТа                          | Yes                                     | USART3_TX LPUART_TX I2C2_SCL LCD_SEG10 TIM2_CH3 EVENTOUT                                | COMP1_INP                             |
| -     | -                     | 22              | 30              | 37     | PB11 <sup>(10)</sup>   | I/O                   | TTa                          | Yes                                     | USART3_RX LPUART_RX I2C2_SDA TIM2_CH4 LCD_SEG11 EVENTOUT                                | -                                     |
| -     | -                     | -               | -               | 38     | PD11 <sup>(10)</sup>   | I/O                   | TTa                          | Yes                                     | LCD_SEG39                                                                               | -                                     |
| 16    | -                     | 23              | 31              | 39     | VSS                    | S                     | -                            | -                                       | -                                                                                       | -                                     |
| -     | -                     | 24              | 32              | 40     | VDD                    | S                     | -                            | -                                       | -                                                                                       | -                                     |
| -     | -                     | 25              | 33              | 41     | PB12 <sup>(10)</sup>   | I/O                   | ТТа                          | Yes                                     | SPI2_NSS I2S2_WS I2C2_SMBA USART3_CK TIM1_BKIN LPUART_RTS LCD_SEG12 TIM9_CH1 EVENTOUT   | -                                     |
| -     | 19                    | 26              | 34              | 42     | PB13 <sup>(10)</sup>   | I/O                   | TTa                          | Yes                                     | SPI2_SCK I2S2_CK USART3_CTS I2C2_SCL LPUART_CTS TIM1_CH1N LCD_SEG13 TIM9_CH2 EVENTOUT   | -                                     |
| -     | -                     | 27              | 35              | 43     | PB14                   | I/O                   | ТТа                          | Yes                                     | SPI2_MISO I2S2_MCK TIM1_CH2N USART3_RTS I2C2_SDA LPUART_RTS LCD_SEG14 TIM9_CH3 EVENTOUT | OPAMP2_VINP                           |

Tel: +86-755-86309900 Email: info@nationstech.com

Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North. Nanshan District, Shenzhen, 518057, P.R.China



| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset) | $Type^{(1)}$ | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                                 | Optional function  |
|-------|-----------------------|-----------------|-----------------|--------|------------------------|--------------|------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------|--------------------|
|       |                       |                 |                 |        |                        |              |                              |                                         | UART4_TX                                                                                          |                    |
| -     | -                     | 28              | 36              | 44     | PB15 <sup>(10)</sup>   | I/O          | ТТа                          | Yes                                     | UART4_RX SPI2_MOSI I2S2_SD TIM1_CH3N LCD_SEG15 TIM9_CH4 EVENTOUT                                  | -                  |
| 17    | -                     | -               | -               | 45     | VDD                    | S            | -                            | -                                       | -                                                                                                 | -                  |
| -     | -                     | -               | -               | 46     | VSS                    | S            | -                            | -                                       | -                                                                                                 | -                  |
| -     | 20                    | -               | 37              | 47     | PC6 <sup>(10)</sup>    | I/O          | TTa                          | Yes                                     | SPI2_NSS<br>I2S2_WS<br>TIM8_CH1<br>TIM3_CH1<br>LCD_SEG24<br>EVENTOUT                              | -                  |
| -     | -                     | -               | 38              | 48     | PC7 <sup>(10)</sup>    | I/O          | TTa                          | Yes                                     | SPI2_SCK I2S2_CK TIM3_CH2 TIM8_CH2 LCD_SEG25 EVENTOUT                                             | -                  |
| -     | -                     | -               | 39              | 49     | PC8 <sup>(10)</sup>    | I/O          | TTa                          | Yes                                     | SPI2_MISO I2S2_MCK TIM8_CH3 TIM3_CH3 LCD_SEG26                                                    | -                  |
| -     | -                     | -               | 40              | 50     | PC9 <sup>(10)</sup>    | I/O          | TTa                          | Yes                                     | SPI2_MOSI<br>I2S2_SD<br>TIM3_CH4<br>TIM8_CH4<br>LCD_SEG27<br>EVENTOUT                             | -                  |
| 18    | 21                    | 29              | 41              | 51     | PA8 <sup>(10)</sup>    | I/O          | TTa                          | Yes                                     | USART1_CK I2C2_SMBA TIM1_CH1 LCD_COM0 I2C2_SDA SPI1_NSS I2S1_WS MCO EVENTOUT                      | WKUP0<br>TAMP3-RTC |
| 19    | 22                    | 30              | 42              | 52     | PA9 <sup>(10)</sup>    | I/O          | TTa                          | Yes                                     | USART1_TX I2C2_SCL TIM1_CH2 LCD_COM1                                                              | -                  |
| 20    | 23                    | 31              | 43              | 53     | PA10 <sup>(10)</sup>   | I/O          | TTa                          | Yes                                     | EVENTOUT  USART1_RX  I2C2_SDA  SPI1_SCK  SPI2_SCK  I2S1_CK  I2S2_CK  TIM1_CH3  LCD_COM2  EVENTOUT | -                  |



| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset) | $Type^{(1)}$ | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                                | Optional function   |
|-------|-----------------------|-----------------|-----------------|--------|------------------------|--------------|------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|---------------------|
| 21    | 1                     | 32              | 44              | 54     | PA11                   | I/O          | ТТа                          | No                                      | USART1_CTS SPI2_MISO I2S2_MCK CAN_RX TIM1_CH4 COMP1_OUT EVENTOUT                                 | USB_DM<br>COMP2_INP |
| 22    | ı                     | 33              | 45              | 55     | PA12                   | I/O          | TTa                          | No                                      | USART1_RTS SPI2_MOSI I2S2_SD CAN_TX TIM1_ETR COMP2_OUT EVENTOUT                                  | USB_DP<br>COMP1_INP |
| 23    | 24                    | 34              |                 | 56     | PA13 <sup>(10)</sup>   | I/O          | TTa                          | Yes                                     | SWDIO-JTMS<br>SPI2_NSS<br>I2S2_WS<br>EVENTOUT                                                    | -                   |
| -     | -                     | 35              |                 | 57     | VSS                    | S            | -                            | -                                       | -                                                                                                | -                   |
| -     | -                     | 36              | 48              | 58     | VDD                    | S            | -                            | -                                       | -                                                                                                | -                   |
| -     | -                     | -               | -               | 59     | PD12 <sup>(10)</sup>   | I/O          | ТТа                          | Yes                                     | UART4_RX<br>I2C1_SDA<br>SPI2_SCK<br>I2S2_CK<br>EVENTOUT                                          | -                   |
| -     | -                     | -               | -               | 60     | PD13                   | I/O          | ТТа                          | Yes                                     | UART4_TX<br>I2C1_SCL<br>EVENTOUT                                                                 | OPA2_VINP           |
| 24    | 25                    | 37              | 49              | 61     | PA14 <sup>(10)</sup>   | I/O          | ТТа                          | Yes                                     | SWCLK-JTCK<br>USART2_CK<br>I2C1_SDA<br>COMP2_OUT                                                 | -                   |
| 25    | 26                    | 38              | 50              | 62     | PA15                   | I/O          | TTa                          | Yes                                     | JTDI USART2_CTS I2C1_SCL SPI2_NSS I2S2_WS TIM2_CH1 TIM2_ETR LCD_SEG17 LCD_COM3 EVENTOUT          | COMP2_INP           |
| -     | -                     | -               | 51              | 63     | PC10 <sup>(10)</sup>   | I/O          | ТТа                          | Yes                                     | USART3_TX UART4_TX LPUART_TX LCD_SEG28 LCD_SEG40 <sup>(7)</sup> LCD_COM4 <sup>(7)</sup> EVENTOUT | -                   |
| -     | -                     | -               | 52              | 64     | PC11 <sup>(10)</sup>   | I/O          | ТТа                          | Yes                                     | USART3_RX UART4_RX LPUART_RX LCD_SEG29 LCD_SEG41 <sup>(7)</sup> LCD_COM5 <sup>(7)</sup> EVENTOUT | -                   |
| -     | ı                     | -               | 53              | 65     | PC12 <sup>(10)</sup>   | I/O          | TTa                          | Yes                                     | USART3_CK<br>UART5_TX                                                                            | -                   |



| _     |                       |                 |                 |        |                           | ı                     |                              |                                         |                                                                                                                | T                      |
|-------|-----------------------|-----------------|-----------------|--------|---------------------------|-----------------------|------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------|
| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset)    | $\mathrm{Type}^{(1)}$ | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                                              | Optional function      |
|       |                       |                 |                 |        |                           |                       |                              |                                         | LCD_SEG30<br>LCD_SEG42 <sup>(7)</sup><br>LCD_COM6 <sup>(7)</sup><br>EVENTOUT                                   |                        |
| -     | -                     | -               | 54              | 66     | PD2 <sup>(10)</sup>       | I/O                   | TTa                          | Yes                                     | TIM3_ETR UART5_RX LPUART_RTS LCD_SEG31 LCD_SEG43 <sup>(7)</sup> LCD_COM7 <sup>(7)</sup> EVENTOUT               | -                      |
| 26    | 27                    | 39              | 55              | 67     | PB3                       | I/O                   | ТТа                          | Yes                                     | USART2_RTS SPI1_SCK I2S1_CK TIM2_CH2 JTDO-TRACESWO LCD_SEG7 EVENTOUT                                           | COMP1_INP<br>COMP2_INM |
| 27    | 28                    | 40              | 56              | 68     | PB4                       | I/O                   | ТТа                          | Yes                                     | USART2_TX SPI1_MISO I2S1_MCK TIM3_CH1 LCD_SEG8 UART5_TX EVENTOUT NJTRST                                        | COMP1_INP              |
| 28    | 29                    | 41              | 57              | 69     | PB5                       | I/O                   | ТТа                          | Yes                                     | USART2_RX I2C1_SMBA SPI1_MOSI I2S1_SD TIM3_CH2 LCD_SEG9 UART5_RX LPTIM_IN1 EVENTOUT                            | COMP1_INM              |
| 29    | 30                    | 42              | 58              | 70     | PB6 <sup>(10)</sup>       | I/O                   | TTa                          | Yes                                     | USARTI_TX LPUART_TX 12C1_SCL SPI1_NSS 12S1_WS TIM1_CH2N TIM4_CH1 SPI2_SCK 12S2_CK LPTIM_ETR COMP1_OUT EVENTOUT | -                      |
| 30    | 31                    | 43              | 59              | 71     | PB7                       | I/O                   | ТТа                          | Yes                                     | USART1_RX LPUART_RX I2C1_SDA TIM4_CH2 EVENTOUT LPTIM_IN2 PVD_IN                                                | COMP2_INP              |
| 31    | -                     | 44              | 60              | 72     | BOOT0/PD0 <sup>(10)</sup> | I/O                   | TTa                          | Yes                                     | LCD_SEG32                                                                                                      | -                      |
| -     | 32                    | 45              | 61              | 73     | PB8 <sup>(10)</sup>       | I/O                   | TTa                          | Yes                                     | I2C1_SCL<br>CAN_RX<br>TIM4_CH3                                                                                 | -                      |



| QFN32 | QFN32 <sup>(11)</sup> | QFN48<br>LQFP48 | QFN64<br>LQFP64 | LQFP80 | Pin Name (after reset) | Type <sup>(1)</sup> | I/O structure <sup>(2)</sup> | Fail-<br>safe <sup>(4)</sup><br>support | Alternate function <sup>(3)</sup>                                                                   | Optional function |
|-------|-----------------------|-----------------|-----------------|--------|------------------------|---------------------|------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|-------------------|
|       |                       |                 |                 |        |                        |                     |                              |                                         | LCD_SEG16 USART1_TX UART5_TX COMP1_OUT EVENTOUT                                                     |                   |
| 1     | 1                     | 46              | 62              | 74     | PB9 <sup>(10)</sup>    | I/O                 | ТТа                          | Yes                                     | I2C1_SDA CAN_TX TIM4_CH4 LCD_COM3 UART5_RX COMP2_OUT EVENTOUT                                       | 1                 |
| 32    | 33                    | 47              | 63              | 75     | VSS                    | S                   | -                            | -                                       | -                                                                                                   | -                 |
| -     | -                     | 48              | 64              | 76     | VDD                    | S                   | -                            | -                                       | -                                                                                                   | -                 |
| -     | -                     | -               | 1               | 77     | PD4                    | I/O                 | ТТа                          | Yes                                     | SPI1_SCK<br>I2S1_CK<br>LCD_SEG28<br>LCD_SEG40 <sup>(6)</sup><br>LCD_COM4 <sup>(6)</sup>             | COMP1_INM         |
| -     | 1                     | -               | 1               | 78     | PD5                    | I/O                 | ТТа                          | Yes                                     | SPI1_MISO I2S1_MCK LCD_SEG29 LCD_SEG41 <sup>(6)</sup> LCD_COM5 <sup>(6)</sup>                       | COMP1_INP         |
| -     | 1                     | 1               | 1               | 79     | PD6                    | I/O                 | ТТа                          | Yes                                     | SPI1_MOSI<br>I2S1_SD<br>LCD_SEG30<br>LCD_SEG42 <sup>(6)</sup><br>LCD_COM6 <sup>(6)</sup><br>TRACED2 | COMP2_INM         |
| -     | -                     | -               | 1               | 80     | PD7                    | I/O                 | ТТа                          | Yes                                     | SPI1_NSS I2S1_WS LCD_SEG31 LCD_SEG43 <sup>(6)</sup> LCD_COM7 <sup>(6)</sup> TRACED3                 | COMP2_INP         |

- 1. I = input, O = output, S = power supply.
- 2. TTa: 3.3V Standard IO.
- 3. This alternate function can be configured by the software to other pins (if the corresponding package model has such pins). For detailed information, please refer to the alternate function I/O chapter and debug setting chapter of the N32L40xxx user reference manual.
- 4. Fail-safe indicates that when the chip has no power input, a high input level is added to the IO. The high input level does not flood into the chip, resulting in a certain voltage on the power supply and current consumption.
- 5. QFN32 packages, N32L403 series is VDD, other series is VLCD.
- 6. Only applicable to version B chips, that is, the second character in the 8-bit code in the last line of the chip silkscreen is "B".
- 7. Applicable to C version and above chips, that is, the second character in the 8-bit code in the last line of the chip silk screen is not "B".
- 8. The corresponding ADC channel is a fast channel and supports a maximum sampling rate of 4.57MSPS (12Bit).
- 9. The corresponding ADC channel is a slow channel and supports a maximum sampling rate of 3.76MSPS (12Bit).
- 10. No more than 5V can be toleranted on the pin.
- 11. The corresponding package is QFN32(5mm x5mm)



## **Electrical characteristics**

## 4.1 Parameter conditions

All voltages are based on V<sub>SS</sub> unless otherwise specified.

#### Minimum and maximum values 4.1.1

Unless otherwise specified, all minimums and maximums will be guaranteed under the worst ambient temperature, supply voltage and clock frequency conditions by performing tests on 100% of the product on the production line at ambient temperatures  $T_A = 25$ °C.

Note at the bottom of each form that data obtained through comprehensive evaluation, design simulation and/or process characteristics will not be tested on the production; Base on comprehensive evaluation, the minimum and maximum values are obtained by taking the average of the samples tested and adding or subtracting three times the standard distribution (mean  $\pm 3\Sigma$ ).

#### 4.1.2 Typical numerical value

Unless otherwise specified, typical data are based on T<sub>A</sub> = 25°C and V<sub>DD</sub> = 3.3V. These data are for design guidance only and not tested.

#### 4.1.3 Typical curve

Unless otherwise specified, typical curves are for design guidance only and not tested.

#### 4.1.4 **Loading capacitor**

The load conditions for measuring pin parameters are shown in the figure below:



Figure 4-1 Load conditions of pins

#### 4.1.5 Pin input voltage

The measurement of the input voltage on the pin is shown in the figure below:



Figure 4-2 Pin input voltage

45 / 91

Nations Technologies Inc. Tel: +86-755-86309900

Email: info@nationstech.com

Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.

Nanshan District, Shenzhen, 518057, P.R.China



# 4.1.6 **Power supply scheme**

Backup circuit (32KHz OSC, RTC wakeup circuit, Backup register)  $V_{DD}$ Voltage  $V_{DD1/2/\cdots}$ Regulator Output Core circuit IO Level (CPU, Digital 100 nFGeneral I/O Logic circuit and + 4.7 uF Port Input circuit memory) Vss1/2/...  $V_{DDA}$  $V_{DDA}$ VREF Analog Peripherals (ADCs VREF+ 10 nF **DACs** + 1uF**OPAMPs** VREF-COMPs) 100 nF + 1 uFVssa

Figure 4-3 Power supply scheme

Note: Please refer to the hardware design guide for the capacitor connection method.  $V_{REF}$  is only available for ADC and DAC.

# 4.1.7 Current consumption measurement

 $\begin{array}{c|c} I_{DD} & V_{DD} \\ \hline \end{array}$ 

Figure 4-4 Current consumption measurement scheme

Tel: +86-755-86309900 Email: info@nationstech.com

Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North. Nanshan District, Shenzhen, 518057, P.R.China



# 4.2 Absolute maximum rating

The load applied to the device may permanently damage the device if it exceeds the values given in the Absolute maximum rating list (Table 4-1, Table 4-2, Table 4-3). The maximum load that can be sustained is only given here, and it does not mean that the functional operation of the device under such conditions is correct. The reliability of the device will be affected when the device works for a long time under the maximum condition.

**Table 4-1 Voltage characteristics** 

| Symbol                             | Describe                                                              | Min         | Max          | Unit  |
|------------------------------------|-----------------------------------------------------------------------|-------------|--------------|-------|
| V <sub>DD</sub> - V <sub>SS</sub>  | External main supply voltage (including $V_{DDA}$ and $V_{DD})^{(1)}$ | -0.3        | 4.0          | V     |
| $V_{\rm IN}$                       | Input voltage on other pins <sup>(2)</sup>                            | Vss - 0.3   | $V_{DD}+0.3$ | ·     |
| $ \Delta\;V_{DDx}\; $              | Voltage difference between different supply pins                      | -           | 50           | mV    |
| V <sub>SSx</sub> - V <sub>SS</sub> | Voltage difference between different ground pins                      | -           | 50           | 111 V |
| V <sub>ESD(HBM)</sub>              | ESD Electrostatic discharge voltage (human body model)                | See section | 4.3.11       |       |

<sup>1.</sup> All power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply system within permissible limits.

**Table 4-2 Current characteristics** 

| Symbol                  | Describe                                                                             | Max (1) | Unit |
|-------------------------|--------------------------------------------------------------------------------------|---------|------|
| $I_{\mathrm{VDD}}$      | Total current through $V_{DD}/V_{DDA}$ power line (supply current) $^{(1)}$ $^{(4)}$ | 200     |      |
| $I_{VSS}$               | Total current through Vss ground line (outflow current) (1) (4)                      | 200     |      |
| ī                       | Output current sunk by I/O and control pins                                          | 12      | A    |
| $I_{ m IO}$             | Output current source by I/O and control pins                                        | - 12    | mA   |
| I (2)(3)                | Injection current on NRST pin                                                        | -5/0    |      |
| $I_{INJ(PIN)}^{(2)(3)}$ | Injection current on other pins                                                      | ±5      |      |

All power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply system within permissible limits.

- 2. When V<sub>IN</sub>>V<sub>DD</sub>, there is a forward injection current; when V<sub>IN</sub><V<sub>SS</sub>, there is a reverse injection current. I<sub>INJ(PIN)</sub> should not exceed its maximum value. Refer to Table 4-1 for voltage characteristics.
- 3. Reverse injection current can interfere with the analog performance of the device. See section 4.3.19.
- 4. When the maximum current occurs, the maximum allowable voltage drop of VDD is 0.1VDD.

**Table 4-3 Temperature characteristics** 

| Symbol    | Describe                     | Value        | Unit                    |
|-----------|------------------------------|--------------|-------------------------|
| $T_{STG}$ | Storage temperature range    | - 40 ~ + 125 | $^{\circ}\! \mathbb{C}$ |
| $T_{J}$   | Maximum junction temperature | 125          | $^{\circ}\! \mathbb{C}$ |

# 4.3 Operating conditions

# 4.3.1 General operating conditions

Table 4-4 General operating conditions

| Symbol     | Parameter                    | Condition | Min | Max | Unit |
|------------|------------------------------|-----------|-----|-----|------|
| $f_{HCLK}$ | Internal AHB clock frequency | -         | 0   | 64  | MHz  |

<sup>2.</sup> V<sub>IN</sub> shall not exceed its maximum value. Refer to Table 4-2 for current characteristics.



| $f_{PCLK1}$       | Internal APB1 clock frequency              | -                                            | 0    | 16  |            |
|-------------------|--------------------------------------------|----------------------------------------------|------|-----|------------|
| $f_{PCLK2}$       | Internal APB2 clock frequency              | -                                            | 0    | 32  |            |
| $V_{\mathrm{DD}}$ | Standard operating voltage                 | -                                            | 1.8  | 3.6 | V          |
| $V_{\text{DDA}}$  | Analog operating of working voltage        | Must be the same potential as $V_{DD}^{(1)}$ | 1.8  | 3.6 | V          |
| TA                | Ambient temperature (temperature number 7) |                                              | - 40 | 105 | $^{\circ}$ |
| $T_{\rm J}$       | Junction temperature range                 | 7 suffix version                             | - 40 | 125 | $^{\circ}$ |

It is recommended that the same power supply be used to power the V<sub>DD</sub> and V<sub>DDA</sub>. During power-on and normal operation, a
maximum of 300mV difference is allowed between the V<sub>DD</sub> and V<sub>DDA</sub>.

# 4.3.2 Operating conditions at power-on and power-off

The parameters given in the following table are based on the ambient temperatures listed in Table 4-4.

Table 4-5 Operating conditions at power-on and power-off

| Symbol    | Parameter                      | Condition                                      | Min | Max      | Unit  |
|-----------|--------------------------------|------------------------------------------------|-----|----------|-------|
|           | V <sub>DD</sub> rise time rate | Supply voltage goes from 0 to V <sub>DD</sub>  | 20  | $\infty$ | us/V  |
| $t_{VDD}$ | V <sub>DD</sub> fall time rate | Supply voltage drops from V <sub>DD</sub> to 0 | 80  | $\infty$ | μs/ ν |

# 4.3.3 Embedded reset and power control module characteristics

The parameters given in the following table are based on the ambient temperature and  $V_{DD}$  supply voltage listed in Table 4-4.

Table 4-6 Features of embedded reset and power control modules

| Symbol                   | Parameter                           | Conditions   | Min  | Тур  | Max  | Unit |
|--------------------------|-------------------------------------|--------------|------|------|------|------|
| <u>`</u>                 |                                     | PVD0_rising  | 2.1  | 2.15 | 2.2  | V    |
|                          |                                     | PVD0_falling | 2    | 2.05 | 2.1  | V    |
|                          |                                     | PVD1_rising  | 2.25 | 2.3  | 2.35 | V    |
|                          |                                     | PVD1_falling | 2.15 | 2.2  | 2.25 | V    |
|                          |                                     | PVD2_rising  | 2.4  | 2.45 | 2.5  | V    |
|                          |                                     | PVD2_falling | 2.3  | 2.35 | 2.4  | V    |
|                          | Programmable voltage                | PVD3_rising  | 2.55 | 2.6  | 2.65 | V    |
| $V_{\mathrm{PVD}}$       | detector level selection            | PVD3_falling | 2.45 | 2.5  | 2.55 | V    |
|                          |                                     | PVD4_rising  | 2.7  | 2.75 | 2.8  | V    |
|                          |                                     | PVD4_falling | 2.6  | 2.65 | 2.7  | V    |
|                          |                                     | PVD5_rising  | 2.85 | 2.9  | 2.95 | V    |
|                          |                                     | PVD5_falling | 2.75 | 2.8  | 2.85 | V    |
|                          |                                     | PVD6_rising  | 2.95 | 3    | 3.05 | V    |
|                          |                                     | PVD6_falling | 2.85 | 2.9  | 2.95 | V    |
| V <sub>PVDhyst</sub> (1) | PVD hysteresis                      |              | -    | 100  | -    | mV   |
|                          |                                     | POR0         | 1.6  | 1.64 | 1.68 | V    |
|                          |                                     | PDR0         | 1.58 | 1.62 | 1.66 | V    |
|                          |                                     | POR1         | 2.05 | 2.1  | 2.15 | V    |
| $V_{BOR}$                | VDD Power on/off<br>Reset threshold | PDR1         | 1.95 | 2    | 2.05 | V    |
|                          | reset uneshold                      | POR2         | 2.25 | 2.3  | 2.35 | V    |
|                          |                                     | PDR2         | 2.15 | 2.2  | 2.25 | V    |



| Symbol                               | Parameter      | Conditions | Min  | Тур  | Max  | Unit |
|--------------------------------------|----------------|------------|------|------|------|------|
|                                      |                | POR3       | 2.55 | 2.6  | 2.65 | V    |
|                                      |                | PDR3       | 2.45 | 2.5  | 2.55 | V    |
|                                      |                | POR4       | 2.85 | 2.9  | 2.95 | V    |
|                                      |                | PDR4       | 2.75 | 2.8  | 2.85 | V    |
| T <sub>RSTTEMPO</sub> <sup>(1)</sup> | Reset duration |            | -    | 0.15 |      | ms   |

<sup>1.</sup> Guaranteed by design, not tested in production.

# 4.3.4 Internal reference voltage

The parameters given in the following table are based on the ambient temperature and  $V_{DD}$  supply voltage listed in Table 4-4.

**Symbol Parameter Conditions** Min Max Unit Typ  $V_{\text{REFINT}}$ -40 °C < T<sub>A</sub> < + 105 °C Internal reference voltage 1.164 1.20 1.236 V The sampling time of the ADC when reading the 5.1  $10^{(2)}$  $\mu s$  $T_{S\_vrefint}{}^{(1)}$ internal reference voltage

Table 4-7 Internal reference voltage

# 4.3.5 Power supply current characteristics

Current consumption is a combination of several parameters and factors, including operating voltage, ambient temperature, load of I/O pins, software configuration of the product, operating frequency, turnover rate of I/O pins, program location in memory, and code executed.

The measurement method of current consumption is described in Figure 4-4.

All of the current consumption measurements given in this section are while executing a reduced set of code.

### 4.3.5.1 Maximum current consumption

The microcontroller is under the following conditions:

- All I/O pins are in input mode and are connected to a static level -- V<sub>DD</sub> or V<sub>SS</sub> (no load).
- All peripherals are disabled except otherwise noted.
- The access time of the flash memory is adjusted to the fastest operating frequency (0 waiting periods from 0 to 32MHz, 1 waiting period from 32 to 64MHz).
- Instruction prefetch is enabled (note: this parameter must be set before setting the clock and bus divider).
- When the peripheral is enable:  $f_{PCLK1} = f_{HCLK}/4$ ,  $f_{PCLK2} = f_{HCLK}/2$ .

The parameters given in Table 4-8 and Table 4-9 are based on tests at the ambient temperature and  $V_{DD}$  supply voltage listed in Table 4-4.

<sup>1.</sup> The shortest sampling time is obtained through multiple loops in the application.

<sup>2.</sup> Guaranteed by design, not tested in production.



Table 4-8 Maximum current consumption in operating mode where the data processing code is run from internal flash

|                | <b>D</b> .        | G 1141                        |                   | Typ (1)                  | ***  |  |
|----------------|-------------------|-------------------------------|-------------------|--------------------------|------|--|
| Symbol         | Parameter         | Condition                     | f <sub>HCLK</sub> | VDD=3.3V, $T_A = 105$ °C | Unit |  |
|                | C1                | Internal clock,<br>enable all | 64MHz             | 6.0                      |      |  |
| $I_{DD}^{(2)}$ | Supply current in | peripherals                   | 32MHz             | 3.8                      | A    |  |
| IDD(=/         | operation<br>mode | Internal clock,               | 64MHz             | 4.0                      | mA   |  |
|                | mode              | disable all<br>peripherals    | 32MHz             | 2.5                      |      |  |

- 1. Based on comprehensive evaluation, not tested in production.
- 2. Internal clock is 8MHz, enable PLL when f<sub>HCLK</sub> > 8MHz.

Table 4-9 Maximum current consumption in sleep mode, code running in internal flash running

| Symbol           | Parameter         | Conditions              | for an ex-        | Typ (1)                              | Unit |
|------------------|-------------------|-------------------------|-------------------|--------------------------------------|------|
| Symbol Parameter |                   | Conditions              | f <sub>HCLK</sub> | $V_{DD} = 3.3V, T_A = 105 ^{\circ}C$ | Umt  |
|                  |                   | Internal clock, enable  | 64MHz             | 4.2                                  |      |
| $I_{DD}^{(2)}$   | Supply current in | all peripherals         | 32MHz             | 2.5                                  | A    |
| IDD\-            | sleep mode        | Internal clock, disable | 64MHz             | 2.2                                  | mA   |
|                  |                   | all peripherals         | 32MHz             | 1.6                                  |      |

- 1. Based on comprehensive evaluation, not tested in production.
- 2. Internal clock is 8MHz, enable PLL when f<sub>HCLK</sub> > 8MHz.

## 4.3.5.2 Typical current consumption

MCU is under the following conditions:

- All I/O pins are in input mode and are connected to a static level -- V<sub>DD</sub> or V<sub>SS</sub> (no load).
- All peripherals are disable unless otherwise noted.
- The access time of the flash memory is adjusted to the fastest operating frequency (0 waiting periods from 0 to 32MHz, 1 waiting period from 32 to 64MHz).
- Ambient temperature and V<sub>DD</sub> supply voltage conditions are listed in Table 4-4.
- Instruction prefetch is enabled (note: this parameter must be set before setting the clock and bus divider). When the peripheral is turned on:  $f_{PCLK1} = f_{HCLK} / 4$ ,  $f_{PCLK2} = f_{HCLK} / 2$ ,  $f_{ADCCLK} = f_{PCLK2} / 4$ .

Table 4-10 Typical current consumption in operating mode, where data processing code is run from internal Flash

|                |                   |                |                              | Typs                   | (1)                        |      |
|----------------|-------------------|----------------|------------------------------|------------------------|----------------------------|------|
| Symbol         | Parameter         | Conditions     | $\mathbf{f}_{\mathbf{HCLK}}$ | Enable all peripherals | Disable all<br>peripherals | Unit |
| $I_{DD}^{(2)}$ | Supply current in | Internal clock | 64MHz                        | 5.9                    | 3.7                        | A    |
| IDD(=/         | operation mode    | internal clock | 32MHz                        | 3.3                    | 2.3                        | mA   |

- 1. Typical values are measured at  $T_A = 25^{\circ}C$  and  $V_{DD} = 3.3V$ .
- 2. Internal clock is 8MHz, enable PLL when  $f_{HCLK} > 8MHz$ .

Table 4-11 Typical current consumption in sleep mode, data processing code is run from internal Flash

|                |                   |                 |                   | Тур                                   | (1)                        |      |  |
|----------------|-------------------|-----------------|-------------------|---------------------------------------|----------------------------|------|--|
| Symbol         | Parameter         | Condition       | f <sub>HCLK</sub> | Enable all peripherals <sup>(2)</sup> | Disable all<br>peripherals | Unit |  |
| $I_{DD}^{(3)}$ | Supply current in | Internal algebr | 64MHz             | 3.8                                   | 2.0                        | A    |  |
| IDD            | sleep mode        | Internal clock  | 32MHz             | 2.3                                   | 1.4                        | mA   |  |



- 1. Typical values are measured at  $T_A = 25^{\circ}C$  and  $V_{DD} = 3.3V$ .
- 2. ADC additional 0.2mA current consumption is added. In the application environment, this part of the current is increased only when the ADC is turned on (set ADC\_CTRL2.ON bit).
- 3. Internal clock is 8MHz, enable PLL when f<sub>HCLK</sub>> 8MHz.

## 4.3.5.3 Low power mode current consumption

The microcontroller is under the following conditions:

- All I/O pins are in input mode and are connected to a static level of -V<sub>DD</sub> or V<sub>SS</sub> (no load).
- All peripherals are off disabled otherwise noted.

Table 4-12 Typical and maximum current consumption in shutdown and standby mode

|              |                                          |                                                                                                                                 | Ty                 |                                                                                                        |      |
|--------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------|------|
| Symbol       | Parameter                                | eter Condition                                                                                                                  |                    | $V_{DD} = 3.3 \text{ V}$                                                                               | Unit |
|              |                                          |                                                                                                                                 | $T_A = 25$ °C      | yp <sup>(1)</sup> $V_{DD} = 3.3 \text{ V}$ $T_{A} = 105 \text{ °C}$ $27^{(1)}$ $7.6^{(1)}$ $7.3^{(1)}$ |      |
| DD CECOM     | Supply current in Stop<br>mode 2 (STOP2) | The external low-speed clock is on, the RTC is running, SRAM2 is on, all I/O states are on, and the independent watchdog is off | 3 <sup>(1)</sup>   | 27 <sup>(1)</sup>                                                                                      |      |
|              |                                          | Low speed internal RC oscillator and independent watchdog are on                                                                | 1.6 <sup>(1)</sup> | 7.6(1)                                                                                                 | μA   |
| DD CELAIDDAY | Supply current in STANDBY mode           | The low speed internal RC oscillator is on and the independent watchdog is off                                                  | $1.5^{(1)}$        | 7.5 <sup>(1)</sup>                                                                                     | μ1   |
|              | STANDBT mode                             | The low speed internal RC oscillator and independent watchdog are closed, and the low speed oscillator and RTC are closed       | 1.4 <sup>(1)</sup> | 7.3 <sup>(1)</sup>                                                                                     |      |

<sup>1.</sup> Guaranteed by characterization, not tested in production.

## 4.3.6 External clock source characteristics

### **4.3.6.1** High-speed external clock source (HSE)

The characteristic parameters given in the following table are measured using a high-speed external clock source, and the ambient temperature and supply voltage meet the conditions specified in Table 4-4.

Table 4-13 High-speed external user clock features (Bypass mode)

| Symbol                     | Parameter                                      | Conditions                                                | Min                   | Тур | Max                 | Unit |
|----------------------------|------------------------------------------------|-----------------------------------------------------------|-----------------------|-----|---------------------|------|
| f <sub>HSE_ext</sub>       | User external clock frequency(1)               |                                                           | 1                     | 8   | 32                  | MHz  |
| V <sub>HSEH</sub>          | OSC_IN Input pin high level voltage            |                                                           | $0.8~V_{\mathrm{DD}}$ | ı   | $V_{\mathrm{DD}}$   |      |
| V <sub>HSEL</sub>          | OSC_IN Input pin low level voltage             |                                                           | $V_{SS}$              | ı   | 0.3 V <sub>DD</sub> | V    |
| tw(HSE)                    | Time when OSC_IN is high or low <sup>(1)</sup> | -                                                         | 16                    | -   | -                   |      |
| $t_{r(HSE)} \\ t_{f(HSE)}$ | OSC_IN rise or fall time <sup>(1)</sup>        |                                                           | 1                     | -   | 20                  | ns   |
| DuCy <sub>(HSE)</sub>      | Duty cycle                                     | -                                                         | 45                    | -   | 55                  | %    |
| IL                         | OSC_IN Input leakage current                   | V <sub>SS</sub> \leq V <sub>IN</sub> \leq V <sub>DD</sub> | ı                     | 1   | ±1                  | μΑ   |

<sup>1.</sup> Guaranteed by design, not tested in production.





Figure 4-5 AC timing diagram of an external high-speed clock source

## 4.3.6.2 Low-speed external clock source (LSE)

The characteristic parameters given in the following table are measured using a low speed external clock source, and the ambient temperature and supply voltage meet the conditions specified in Table 4-4.

|                           |                                              | •                              |                     | *      |          |      |
|---------------------------|----------------------------------------------|--------------------------------|---------------------|--------|----------|------|
| Symbol                    | Parameter                                    | Conditions                     | Min                 | Тур    | Max      | Unit |
| f <sub>LSE_ext</sub>      | User external clock frequency <sup>(1)</sup> |                                | 0                   | 32.768 | 1000     | KHz  |
| V <sub>LSEH</sub>         | OSC32_IN Input pin high level voltage        |                                | 0.7 V <sub>DD</sub> | -      | $V_{DD}$ | V    |
| $V_{LSEL}$                | OSC32_IN Input pin low level voltage         |                                | $V_{SS}$            | -      | 200      | mV   |
| $t_{w(LSE)} \\$           | OSC32_IN High or low time <sup>(1)</sup>     |                                | 450                 | -      | -        |      |
| $t_{r(LSE)}$ $t_{f(LSE)}$ | OSC32_IN Rise or fall time <sup>(1)</sup>    |                                | -                   | -      | 50       | ns   |
| DuCy <sub>(LSE)</sub>     | Duty ratio                                   |                                | 30                  | -      | 70       | %    |
| $I_{ m L}$                | OSC32_IN Input leakage current               | $V_{SS} \le V_{IN} \le V_{DD}$ | -                   | -      | ±1       | μA   |

Table 4-14 Features of a low-speed external user clock (Bypass mode)

<sup>1.</sup> Guaranteed by design, not tested in production.





Figure 4-6 AC timing diagram of an external low speed clock source

### High-speed external clock generated using a crystal/ceramic resonator

High speed external clocks (HSE) can be generated using an oscillator consisting of a 4~32MHz crystal/ceramic resonator. The information presented in this section is based on a comprehensive feature evaluation using typical external components listed in the table below. In applications, the resonator and load capacitance must be as close to the oscillator pins as possible to reduce output distortion and stabilization time at startup. For detailed crystal resonator parameters (frequency, package, accuracy, etc.), please consult the appropriate manufacturer. (The crystal resonator mentioned here is usually referred to as passive crystal oscillator)

| Symbol                   | Parameter                          | Conditions                                        | Min | Тур | Max | Unit |
|--------------------------|------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| $f_{OSC\_IN}$            | Oscillator frequency               |                                                   | 4   | 8   | 32  | MHz  |
| $R_{\mathrm{F}}$         | Feedback resistance                |                                                   | -   | 160 | -   | ΚΩ   |
| i <sub>2</sub>           | HSE drive current                  | $V_{DD} = 3.3V$ , $V_{IN} = V_{SS}$<br>30 pf load | -   | 1.5 | -   | mA   |
| g <sub>m</sub>           | Transconductance of the oscillator | Start the                                         | -   | 10  | -   | mA/V |
| t <sub>SU(HSE)</sub> (3) | Startup time (8M crystal)          | V <sub>DD</sub> is stabilized                     | -   | 3   |     | ms   |

Table 4-15 HSE 4~32MHz oscillator characteristics (1) (2)

- 1. The characteristic parameters of the resonator are given by the crystal/ceramic resonator manufacturer.
- 2. Guaranteed by characterization results, not tested in production.
- 3. .tsu(HSE) is the start time, from the time when HSE is enabled by the software to the time when a stable 8MHz oscillation is obtained. This value is measured on a standard crystal resonator and can vary widely depending on the crystal manufacturer.



Resonator with integrated capacitor

OSC\_IN

Resonator

Resonator

OSC\_IN

Gain

control

OSC\_OUT

Figure 4-7 typical application using 8MHz crystal

- 1. The REXT value depends on the properties of the crystal. Typical values are 5 to 6 times Rs.
- 2. For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high quality ceramic dielectric vessels and to select crystals or resonators that meet the requirements. Usually  $C_{L1}$  and  $C_{L2}$  have the same parameters. Crystal manufacturers usually give parameters for load capacitance as serial combinations of  $C_{L1}$  and  $C_{L2}$ . When selecting  $C_{L1}$  and  $C_{L2}$ , the capacitance of PCB and MCU pins should be taken into account.

#### Low-speed external clock generated by a crystal/ceramic resonator

The low speed external clock (LSE) can be generated using an oscillator consisting of a 32.768 kHz crystal/ceramic resonator. The information presented in this section is based on a comprehensive feature evaluation using typical external components listed in Table 4-16. In applications, the resonator and load capacitance must be as close to the oscillator pins as possible to reduce output distortion and stabilization time at startup. For detailed crystal resonator parameters (frequency, package, accuracy, etc.), please consult the appropriate manufacturer. (The crystal resonator mentioned here is usually referred to as passive crystal oscillator)

Note: For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high quality ceramic dielectric containers, and to select crystals or resonators that meet the requirements. Usually  $C_{L1}$  and  $C_{L2}$  have the same parameters. Crystal manufacturers usually give parameters for load capacitance as serial combinations of  $C_{L1}$  and  $C_{L2}$ .

Load capacitance  $C_L$  is calculated by the following formula:  $C_L = C_{L1} \times C_{L2} / (C_{L1} + C_{L2}) + C_{stray}$ , where  $C_{stray}$  is the capacitance of the pin and the PCB or PCB-related capacitance.

For example: If a resonator with load capacitance  $C_L = 6pF$  is selected and  $C_{stray} = 2pF$ , then  $C_{L1} = C_{L2} = 8pF$ .

| Symbol                   | Parameter                          | Conditions                    | Min | Тур | Max | Unit |
|--------------------------|------------------------------------|-------------------------------|-----|-----|-----|------|
| $R_{\mathrm{F}}$         | Feedback resistance                |                               | -   | 5   | -   | МΩ   |
| $g_{\mathrm{m}}$         | Transconductance of the oscillator |                               | -   | 15  | -   | μA/V |
| t <sub>SU(LSE)</sub> (3) | Startup time                       | V <sub>DD</sub> is stabilized | -   | 2   | -   | S    |

Table 4-16 LSE oscillator characteristics (fLSE = 32.768kHz)  $^{(1)}$  (2) (4) (5)

- 1. Guaranteed by design, not tested in production.
- 2. See the cautions section at the top of this form.
- 3.  $t_{SU(LSE)}$  is the starting time, which is the period from the LSE enabled by the software to the stable 32.768khz oscillation. This value is measured on a standard crystal resonator and can vary widely depending on the crystal manufacturer.
- 4. Please refer to the LSE crystal selection guide.
- 5. In order to ensure the stability of crystal operation, do not turn the adjacent pins when crystal is working.



Low-power Control

Amp

R<sub>F</sub>

OUT

OUT

C<sub>L1</sub>

C<sub>L2</sub>

Figure 4-8 Typical application of 32.768kH crystal

# 4.3.7 Internal clock source characteristics

The characteristic parameters given in the following table were measured using ambient temperature and supply voltage in accordance with Table 4-4.

## 4.3.7.1 Multi-speed internal (MSI) RC oscillator

Table 4-17 MSI oscillator characteristics (1)

| Symbol                                    | Parameter                                     | Condition                                      | Min  | Тур                  | Max | Unit |
|-------------------------------------------|-----------------------------------------------|------------------------------------------------|------|----------------------|-----|------|
|                                           | Range 0                                       |                                                | -    | 100                  | -   | KHz  |
|                                           | Range 1                                       |                                                | -    | 200                  | -   | KHz  |
|                                           | Range 2                                       | MSI Frequency after Factory                    | -    | 400                  | -   | KHz  |
| $f_{MSI}$                                 | Range 3                                       | calibration, done at $V_{DD} = 3.3V$ and $T_A$ | -    | 800                  | -   | KHz  |
|                                           | Range 4                                       | = 27 °C                                        | -    | 1                    | -   | MHz  |
|                                           | Range 5                                       |                                                | -    | 2                    | -   | MHz  |
|                                           | Range 6                                       |                                                | 3.96 | 4                    | 4.1 | MHz  |
| $\Delta_{\text{TEMP}} (\text{MSI})^{(2)}$ | MSI oscillator                                | T <sub>A</sub> = 0 to 85 °C                    | -    | ±1%@4M<br>±1.2%@100k | -   | %    |
|                                           | frequency drift over temperature              | T <sub>A</sub> = -40 to 105 °C                 | -    | ±2%@4M<br>±3%@100k   | -   | %    |
|                                           | MSI oscillator frequency                      | Range 0, $V = 1.8V_{DD}$ to 3.6V               | -    | 0.5 / - 1.5          | -   | %    |
| $\Delta_{\rm VDD}({ m MSI})^{(2)}$        | drift over V <sub>DD</sub> (reference is 3 V) | Range 6, $V = 1.8V_{DD}$ to 3.6V               | -    | 0.5 / - 5            | -   | %    |
|                                           | ,                                             | Range 0 /100k                                  | -    | 20                   | -   | us   |
|                                           |                                               | Range 1 /200k                                  | -    | 12                   | -   | us   |
|                                           |                                               | Range 2 /400k                                  | -    | 8                    | -   | us   |
| tsu(MSI) (3)                              | MSI oscillator start-up time                  | Range 3 /800k                                  | -    | 6                    | -   | us   |
|                                           | ume                                           | Range 4/1M                                     | -    | 10                   | -   | us   |
|                                           |                                               | Range 5 /2M                                    | -    | 7                    | -   | us   |
|                                           |                                               | Range 6 /4M                                    | -    | 6                    | -   | us   |
|                                           |                                               | Range 0 /100k                                  | -    | 1.0                  | -   | uA   |
|                                           |                                               | Range 1 /200k                                  | -    | 1.2                  | -   | uA   |
|                                           |                                               | Range 2 /400k                                  | -    | 1.8                  | -   | uA   |
| I <sub>DD</sub> (MSI) (3)                 | MSI oscillator power consumption              | Range 3 /800k                                  | -    | 3.2                  | -   | uA   |
|                                           | Consumption                                   | Range 4/1M                                     | -    | 6                    | -   | uA   |
|                                           |                                               | Range 5 /2M                                    | -    | 9                    | -   | uA   |
|                                           |                                               | Range 6 /4M                                    | -    | 16                   | ı   | uA   |



- 1.  $V_{DD} = 3.3V$ ,  $T_A = -40 \sim 105$ °C unless otherwise specified.
- 2. This deviation range is the deviation of the oscillator after calibration;
- 3. Guaranteed by design, not tested in production.

## 4.3.7.2 High speed internal (HSI) RC oscillator

Table 4-18 HSI oscillator characteristics (1) (2)

| Symbol                                                 | Parameter                                                          | Condition                                                        | Min                 | Тур               | Max      | Unit |
|--------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|---------------------|-------------------|----------|------|
| $f_{HSI}$                                              | frequency                                                          | $V_{DD} = 3.3V$ , $T_A = 25$ °C, after calibration               | 15.84(3)            | 16(3)             | 16.16(3) | MHz  |
| ACC <sub>HSI</sub> Temperature drift of HSI oscillator |                                                                    | $V_{DD} = 3.3V$ , $T_A = -40 \sim 105$ °C, temperature drift     | -2.5                | -                 | 2.5      |      |
|                                                        | $V_{DD} = 3.3V$ , $T_A = -10 \sim 85^{\circ}C$ , temperature drift | -1.5 <sup>(4)</sup>                                              | 1                   | 1.0(4)            | %        |      |
|                                                        |                                                                    | $V_{DD} = 3.3V$ , $T_A = 0 \sim 70^{\circ}C$ , temperature drift | -1.2 <sup>(4)</sup> | -                 | 0.7(4)   |      |
| $t_{SU(HSI)}$                                          | HSI oscillator start time                                          |                                                                  | -                   | -                 | 5.0      | μs   |
| D.D. CTOD                                              | HSI oscillator power                                               |                                                                  | -                   | 80 <sup>(5)</sup> | 100(5)   |      |
|                                                        | consumption                                                        |                                                                  | -                   | 135(4)            | 160(4)   | μΑ   |

- 1.  $V_{DD} = 3.3V$ ,  $T_A = -40 \sim 105$ °C unless otherwise specified.
- 2. Guaranteed by design, not tested in production.
- 3. After Reflow, the frequency will drift, and the maximum drift value is about +1.6%.
- 4. Applicable to version F and later versions.
- 5. Applicable to the previous version of version F.

### 4.3.7.3 Low speed internal (LSI) RC oscillator

Table 4-19 LSI oscillator characteristics (1)

| Symbol                   | Parameter                                        | Condition                                                                      | Min | Тур  | Max | Unit |
|--------------------------|--------------------------------------------------|--------------------------------------------------------------------------------|-----|------|-----|------|
|                          | f <sub>LSI</sub> <sup>(2)</sup> Output frequency | 25 °C calibration, V <sub>DD</sub> = 3.3V                                      | 38  | 40   | 42  | KHz  |
| $f_{LSI}^{(2)}$          |                                                  | $V_{DD} = 1.8 \text{ V to } 3.6 \text{ V},$<br>$T_A = -40 \sim 105 \text{ °C}$ | 30  | 40   | 60  | KHz  |
| tsu(Lsi) (2)             | LSI oscillator startup time                      | -                                                                              | -   | 40   | 80  | μs   |
| I <sub>DD(LSI)</sub> (2) | LSI oscillator power consumption                 | -                                                                              | -   | 0.12 | -   | μΑ   |

- 1.  $V_{DD} = 3.3V$ ,  $T_A = -40 \sim 105$ °C unless otherwise specified.
- 2. Guaranteed by characterization results, not tested in production.

# 4.3.8 Time to wake up from low power mode

The wake-up time listed in **Table 4-20** is measured during the wake-up phase of an 8MHz HSI RC oscillator. The clock source used when waking up depends on the current operating mode:

- STOP2 or STANDBY mode: clock source is RC oscillator
- SLEEP mode: The clock source is the clock used to enter sleep mode

All times were measured using ambient temperature and supply voltage in accordance with Table 4-4.



| <b>Table 4-20</b> | Wake | time in | low  | nower | mode |
|-------------------|------|---------|------|-------|------|
| 1 aut 4-40        | want | mine in | IU W | DOMET | mouc |

| Symbol                  | Parameter                         | Тур | Unit                |
|-------------------------|-----------------------------------|-----|---------------------|
| twusleep(1)             | Wake up from SLEEP mode           | 10  | HCLK <sup>(2)</sup> |
| twusleep(1)             | Wake up from Low-Power SLEEP mode | 10  | HCLK(2)             |
| twulprun <sup>(1)</sup> | Wake up from Low-Power RUN mode   | 5.5 | us <sup>(2)</sup>   |
| twustop2 <sup>(1)</sup> | Wake up from STOP2 mode           | 12  | 110(2)              |
| twustdby <sup>(1)</sup> | Wake up from STANDBY mode         | 50  | us <sup>(2)</sup>   |

- 1. The wake up time is measured from the start of the wake up event until the first instruction is read by the user program.
- 2. The wake up time is obtained when MSI = 4MHz. If MSI is in other gears, the wake up time will be increased.

## 4.3.9 PLL characteristics

The parameters listed in Table 4-21 are measured when the ambient temperature and power supply voltage meet the conditions in Table 4-4

**Table 4-21 PLL features** 

|                        |                                                       |     | Value |         |      |  |
|------------------------|-------------------------------------------------------|-----|-------|---------|------|--|
| Symbol                 | Parameter                                             | Min | Тур   | Max (1) | Unit |  |
| f                      | PLL PFD input clock <sup>(2)</sup>                    | 4   | 8     | 32      | MHz  |  |
| $f_{\mathrm{PLL\_IN}}$ | PLL Input clock duty cycle                            | 40  | 50    | 60      | %    |  |
| $f_{PLL\_OUT}$         | PLL output clock <sup>(2)</sup>                       | 32  | -     | 64      | MHz  |  |
| $t_{LOCK}$             | PLL Ready indicates signal output time <sup>(3)</sup> | -   | -     | 150     | μs   |  |
| Jitter                 | RMS cycle-to-cycle jitter @64MHz <sup>(1)</sup>       | -   | 6     | -       | pS   |  |
| Ipll                   | Operating Current of PLL @64MHz VCO frequency.        | -   | 448   | -       | uA   |  |

- 1. Based on comprehensive evaluation, not tested in production.
- 2. Care needs to be taken to use the correct frequency doubling factor to input the clock frequency according to PLL so that fpll\_out is within the allowable range.
- 3. Guaranteed by design, not tested in production.

# 4.3.10 FLASH memory characteristics

Unless otherwise specified, all characteristic parameters are obtained at  $T_A = -40 \sim 105 \,^{\circ}\text{C}$ .

**Table 4-22 Flash memory characteristics** 

| Symbol               | Parameter                    | Condition                                                                      | Min (1) | Typ (1) | Max (1) | Unit |
|----------------------|------------------------------|--------------------------------------------------------------------------------|---------|---------|---------|------|
| tprog                | 32-bit programming time      | $T_A = -40 \sim 105$ °C                                                        | -       | 100     | -       | μs   |
| t <sub>ERASE</sub>   | Page (2K bytes) erasure time | $T_A = -40 \sim 105$ °C                                                        | -       | 2       | 20      | ms   |
| $t_{ME}$             | Mass erase time              | T <sub>A</sub> = - 40 ~ 105 °C                                                 | -       | -       | 100     | ms   |
|                      | The power supply current     | Read mode, f <sub>HCLK</sub> = 64MHz, 1 waiting cycles, V <sub>DD</sub> = 3.3V | -       | -       | 3.42    | mA   |
| $I_{DD}$             |                              | Write mode, $f_{HCLK} = 64MHz$ , $V_{DD} = 3.3V$                               | -       | -       | 6.5     | mA   |
| The power supply cui | car parameter, carrier       |                                                                                | -       | -       | 4.5     | mA   |
|                      |                              | Power-down/stop mode, V <sub>DD</sub> = 3.3~3.6V                               | -       | -       | 0.035   | μΑ   |
| Vprog                | Programming voltage          |                                                                                | 1.8     | -       | 3.6     | V    |



1. Guaranteed by design, not tested in production.

Table 4-23 Flash endurance and data retention life

| Symbol    | Parameter                              | Condition                                               | Min (1) | Unit   |
|-----------|----------------------------------------|---------------------------------------------------------|---------|--------|
| $N_{END}$ | Endurance (note: erasure times)        | $T_A = -40 \sim 105$ °C(7 suffix versions)              | 100     | Kcycle |
|           | t <sub>RET</sub> Data retention period | $10 \text{ kcycle}^{(2)}$ at $T_A = 85^{\circ}\text{C}$ | 30      |        |
| tret      |                                        | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105°C      | 20      | Years  |
|           |                                        | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 125°C      | 10      |        |

- 1. Based on comprehensive evaluation, not tested in production.
- 2. Cycling performed over the whole temperature range.

## 4.3.11 Absolute maximum (electrical sensitivity)

Based on three different tests (ESD, LU), a specific measurement method is used to test the strength of the chip to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharge (a positive pulse followed by a negative pulse one second later) is applied to all pins of all samples, the size of which is related to the number of power pins on the chip (3 x (n+1) power pins). This test conforms to MIL-STD-883K Method 3015.9/ ESDA/JEDEC JS -002-2018 standard.

Table 4-24 Absolute maximum ESD value

| Symbol                | Parameter                                               | Condition                                                                    | Туре | Max (1) | Unit |
|-----------------------|---------------------------------------------------------|------------------------------------------------------------------------------|------|---------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)      | T <sub>A</sub> = +25 °C,<br>In accordance with MIL-STD-883K<br>Method 3015.9 | 2    | 4000    | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charging device model) | T <sub>A</sub> = +25 °C,<br>In accordance with ESDA/JEDEC JS -<br>002-2018   | II   | 1000    | V    |

<sup>1.</sup> Based on comprehensive evaluation, not tested in production.

#### Static switch lock

To evaluate the locking performance, two complementary static locking tests were performed on six samples:

- Supply voltage exceeding limit for each power pin.
- Current is injected into each input, output, and configurable I/O pin.

This test conforms to JEDEC78E IC latch standard.

**Table 4-25 Electrical sensitivity** 

| Symbol | Parameter              | Condition                                         | Туре       |  |
|--------|------------------------|---------------------------------------------------|------------|--|
|        |                        | $T_A^{(1)} = +85$ °C, in accordance with JEDEC78E | II class A |  |
| LU     | Static locking classes | $T_A^{(2)} = +25$ °C, in accordance with JEDEC78E | II Class A |  |

- 1. Applicable to version F and later versions.
- 2. Applicable to the previous version of version F.

## 4.3.12 I/O port characteristics

#### General input/output characteristics

Unless otherwise specified, the parameters listed in the following table are measured according to the conditions in Table 4-4. All I/O ports are CMOS and TTL compatible.



| <b>Table 4-26 I/O</b> | static | characteristics |
|-----------------------|--------|-----------------|
|-----------------------|--------|-----------------|

| Symbol            | Parameter                                           | Condition                                                     | Min                    | Тур | Max                      | Unit |
|-------------------|-----------------------------------------------------|---------------------------------------------------------------|------------------------|-----|--------------------------|------|
| $V_{\rm IL}$      | Input low level voltage                             | TTI                                                           | $V_{SS}$               | -   | 0.8                      |      |
| V <sub>IH</sub>   | Input high level voltage                            | TTL port                                                      | 2                      | -   | $V_{\mathrm{DD}}$        | v    |
| V <sub>IL</sub>   | Input low level voltage                             | CMOS                                                          | V <sub>SS</sub>        | -   | $0.35V_{DD}$             | V    |
| V <sub>IH</sub>   | Input high level voltage                            | CMOS port                                                     | $0.65~\mathrm{V_{DD}}$ | -   | $V_{\mathrm{DD}}$        |      |
| $V_{hys}$         | Schmidt trigger voltage lag <sup>(1) (5)</sup>      | -                                                             | 0.1                    | -   | -                        |      |
|                   | G 1 : 1 (1)(6)                                      | V <sub>DD</sub> =3.3V/2.5V                                    | 0.2                    | -   | -                        | V    |
| $V_{ m hys}$      | Schmidt trigger voltage lag <sup>(1) (6)</sup>      | $V_{DD}=1.8V$                                                 | 0.1 V <sub>DD</sub>    | -   | -                        |      |
| $I_{ m lkg}$      | Input leakage current <sup>(2)</sup>                | $V_{DD} = Maximum$ $V_{PAD} = 0 \text{ or } V_{PAD} = V_{DD}$ | -1                     | -   | +1                       | μА   |
| Ilkg, fail-safe   | Input leakage current <sup>(3)</sup>                | $V_{DD} = 0$ , $V_{PAD} = 3.63V$<br>or $VDD \le V_{PAD}$      | -1                     | -   | +1                       | μΑ   |
|                   |                                                     | $V_{DD}=3.3V,V_{IN}=V_{SS}$                                   | 90                     | -   | 170(190 <sup>(7)</sup> ) |      |
| $R_{\mathrm{PU}}$ | Weak pull-up equivalent resistance(4)               | $V_{DD}=2.5V,V_{IN}=V_{SS}$                                   | 95                     | -   | 310                      |      |
|                   |                                                     | $V_{DD}=1.8V,V_{IN}=V_{SS}$                                   | 135                    | -   | 500                      | 17.0 |
|                   |                                                     | $V_{DD}=3.3V,V_{IN}=V_{DD}$                                   | 75(90 <sup>(7)</sup> ) | -   | 235(200 <sup>(7)</sup> ) | ΚΩ   |
| $R_{PD}$          | Weak pull-down equivalent resistance <sup>(4)</sup> | $V_{DD}=2.5V,V_{IN}=V_{DD}$                                   | 85                     | -   | 315                      |      |
|                   | resistance                                          | $V_{DD}=1.8V,V_{IN}=V_{DD}$                                   | 120                    | -   | 495                      |      |
| C <sub>IO</sub>   | Capacitance of I/O pins                             | -                                                             | -                      | 5   | -                        | pF   |

- 1. The hysteresis voltage of Schmitt trigger switching level. Based on comprehensive evaluation, not tested in production.
- 2. The leakage current may be higher than the maximum if there is reverse current in adjacent pins.
- 3. Not support fail-safe IOs include PD14, PD15, PA11, PA12, PA4, PB2.
- 4. Pull-up and pull-down resistors are implemented with a switchable PMOS/NMOS.
- 5. Applicable to version F and later versions.
- 6. Applicable to the previous version of version F.
- 7. Applicable to version F and later versions.

All I/O ports are CMOS and TTL compatible (no software configuration required) and their features take into account most of the strict CMOS process or TTL parameters:

#### • For V<sub>IH</sub>:

- If V<sub>DD</sub> is between [1.8V~3.08V]; Use CMOS features but include TTL.
- If V<sub>DD</sub> is between [3.08V~3.6V]; Use TTL features but include CMOS.

#### • For V<sub>IL</sub>:

- If V<sub>DD</sub> is between [1.8V~2.28V]; Use TTL features but include CMOS.
- If V<sub>DD</sub> is between [2.28V~3.60V]; Use CMOS features but include TTL.

#### **Output drive current**

GPIO (universal input/output port) can absorb or output up to +/-12mA current. In the user application, the number of I/O pins must ensure that the drive current does not exceed the absolute maximum ratings given in Section 4.2.

#### **Output voltage**

Unless otherwise specified, the parameters listed in Table 4-28 were measured using ambient temperature and  $V_{DD}$ 



supply voltage in accordance with Table 4-4. All I/O ports are CMOS and TTL compatible.

Table 4-27 IO output driving ability characteristics

| Drive class | I <sub>OH</sub> <sup>(1)</sup> ,<br>V <sub>DD</sub> =3.3V | I <sub>OL</sub> <sup>(1)</sup> ,<br>V <sub>DD</sub> =3.3V | I <sub>OH</sub> <sup>(1)</sup> ,<br>V <sub>DD</sub> =2.5V | I <sub>OL</sub> <sup>(1)</sup> ,<br>V <sub>DD</sub> =2.5V | I <sub>OH</sub> <sup>(1)</sup> ,<br>V <sub>DD</sub> =1.8V | I <sub>OL</sub> <sup>(1)</sup> ,<br>V <sub>DD</sub> =1.8V | Unit |
|-------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|------|
| 2           | -2                                                        | 2                                                         | -1.5                                                      | 1.5                                                       | -1.2                                                      | 1.2                                                       | mA   |
| 4           | -4                                                        | 4                                                         | -3                                                        | 3                                                         | -2.5                                                      | 2.5                                                       | mA   |
| 8           | -8                                                        | 8                                                         | -7                                                        | 7                                                         | -5                                                        | 5                                                         | mA   |
| 12          | -12                                                       | 12                                                        | -11                                                       | 11                                                        | -7.5                                                      | 7.5                                                       | mA   |

1. Guaranteed by design, not tested in production.

**Table 4-28 Output voltage characteristics** 

| Symbol         | Parameter           | Condition                                                                           | Min             | Max                   | Unit |
|----------------|---------------------|-------------------------------------------------------------------------------------|-----------------|-----------------------|------|
|                |                     | $V_{DD} = 3.3 \text{ V},$                                                           | Vss             | 0.4                   |      |
|                |                     | $I_{OL}^{(3)} = 2mA$ , 4mA, 8mA, and 12mA                                           |                 | -                     |      |
|                | Output low level    | $V_{DD} = 2.5 \text{ V},$                                                           | Vss             | 0.4                   |      |
| Vol.(1)        | output io ii io ioi | $I_{OL}^{(3)} = 1.5 \text{mA}, 3 \text{mA}, 7 \text{mA}, \text{ and } 11 \text{mA}$ | . 55            | · · ·                 |      |
|                |                     | $V_{DD} = 1.8 \text{ V},$                                                           | Vss             | 0.2 * V <sub>DD</sub> |      |
|                |                     | $I_{OL}^{(3)}$ =1.2mA, 2.5mA, 5mA, and 7.5mA                                        | V 55            |                       |      |
|                |                     | $V_{DD} = 3.3 \text{ V},$                                                           | 2.4             | $V_{ m DD}$           | V    |
|                |                     | $I_{OH}^{(3)}$ = -2mA, -4mA, -8mA, and -12mA                                        | 2.4             | V DD                  | •    |
|                |                     | $V_{DD} = 2.5 \text{ V},$                                                           |                 |                       |      |
|                | Output high level   | $I_{OH}^{(3)}$ = -1.5mA, -3mA, -7mA, and -                                          | 2               | $V_{ m DD}$           |      |
| $V_{OH}^{(2)}$ | Output high level   | 11mA                                                                                |                 |                       |      |
|                |                     | $V_{DD} = 1.8 \text{ V},$                                                           |                 |                       |      |
|                |                     | $I_{OH}^{(3)}$ = -1.2mA, -2.5mA, -5mA, and -                                        | $0.8*V_{ m DD}$ | $V_{ m DD}$           |      |
|                |                     | 7.5mA                                                                               |                 |                       |      |

<sup>1.</sup> The current I<sub>IO</sub> absorbed by the chip must always follow the absolute maximum rating given in Table 4-2, and the sum of I<sub>IO</sub> (all I/O pins and control pins) must not exceed I<sub>VSS</sub>.

### Input/output AC characteristics

The definitions and values of the input and output AC characteristics are given in Figure 4-9 and Table 4-29 respectively.

Unless otherwise specified, the parameters listed in Table 4-29 were measured using ambient temperature and supply voltage in accordance with Table 4-4.

Table 4-29 Input/output AC characteristics (1)

| GPIOx_DS.DSy[1:0]<br>Configuration | Symbol                     | Parameter                                    | Condition                                                                                                                   | Min | Max  | Unit |
|------------------------------------|----------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|------|------|
|                                    |                            | Maximum                                      | $C_L = 5pF, V_{DD} = 3.3V$                                                                                                  | -   | 64   |      |
|                                    | $f_{max(IO)out}$           | frequency <sup>(2)</sup>                     | $C_L = 5pF$ , $V_{DD} = 2.5V$                                                                                               | -   | 50   | MHz  |
|                                    |                            | riequency                                    | $C_L = 5pF, V_{DD} = 1.8V$                                                                                                  | -   | 30   |      |
| 00                                 |                            | Outmut dalari                                | $C_L = 5pF$ , $V_{DD} = 3.3V$                                                                                               | -   | 3.66 |      |
| (2mA)                              | t <sub>(IO)out</sub> (A to | t <sub>(IO)out</sub> Output delay (A to pad) | $C_L = 5pF$ , $V_{DD} = 2.5V$                                                                                               | -   | 4.72 | ns   |
| (ZIIIA)                            |                            |                                              | $C_L = 5pF, V_{DD} = 1.8V$                                                                                                  | -   | 7.12 |      |
|                                    |                            | Input delay (pad to Y)                       | $C_L = 50 \text{fF}, V_{DD} = 2.97 \text{V}, V_{DDD} = 0.81 \text{V}$<br>Input characteristics at 1.8V and 2.5V are derated | -   | 1.2  | ns   |
|                                    |                            | 3.4                                          | $C_L = 10 pF, V_{DD} = 3.3 V$                                                                                               |     | 64   |      |
|                                    | f <sub>max(IO)out</sub>    | Maximum frequency <sup>(2)</sup>             | $C_L = 10 pF, V_{DD} = 2.5 V$                                                                                               | -   | 60   | MHz  |
| 10                                 |                            | riequency                                    | $C_L = 10 pF, V_{DD} = 1.8 V$                                                                                               |     | 40   |      |
| (4mA)                              |                            | The output                                   | $C_L = 10pF, V_{DD} = 3.3V$                                                                                                 |     | 3.5  |      |
|                                    | $t_{(IO)out}$              | t <sub>(IO)out</sub> delay                   | $C_L = 10 pF, V_{DD} = 2.5 V$                                                                                               | -   | 4.5  | ns   |
|                                    |                            | (A to pad)                                   | $C_L = 10 pF, V_{DD} = 1.8 V$                                                                                               |     | 6.74 |      |

<sup>2.</sup> The current  $I_{IO}$  output from the chip must always follow the absolute maximum rating given in Table 4-2, and the sum of  $I_{IO}$  (all I/O pins and control pins) must not exceed  $I_{VDD}$ .

<sup>3.</sup> Actual driving ability see Table 4-27.



| GPIOx_DS.DSy[1:0]<br>Configuration | Symbol               | Parameter                           | Condition                                                                                                                   | Min | Max                  | Unit |
|------------------------------------|----------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|----------------------|------|
|                                    | t <sub>(IO)in</sub>  | Input delay (pad to Y)              | $C_L = 50 fF, V_{DD} = 2.97 V, V_{DDD} = 0.81 V$<br>Input characteristics at 1.8V and 2.5V are derated                      | -   | 1.2                  |      |
|                                    | $f_{max(IO)out} \\$  | Maximum<br>frequency <sup>(2)</sup> | $C_L = 20 pF, V_{DD} = 3.3 V$<br>$C_L = 20 pF, V_{DD} = 2.5 V$<br>$C_L = 20 pF, V_{DD} = 1.8 V$                             | -   | 64<br>50<br>30       | MHz  |
| 01<br>(8mA)                        | t <sub>(IO)out</sub> | The output<br>delay<br>(A to pad)   | $C_L = 20 pF, V_{DD} = 3.3 V$<br>$C_L = 20 pF, V_{DD} = 2.5 V$<br>$C_L = 20 pF, V_{DD} = 1.8 V$                             | -   | 3.42<br>4.73<br>6.53 |      |
|                                    | t <sub>(IO)in</sub>  | Input delay (pad to Y)              | $C_L = 50 \text{fF}, V_{DD} = 2.97 \text{V}, V_{DDD} = 0.81 \text{V}$<br>Input characteristics at 1.8V and 2.5V are derated | -   | 1.2                  | ns   |
|                                    |                      | 3.5                                 | $C_L=30pF,V_{\rm DD}=3.3V$                                                                                                  | -   | 64                   |      |
|                                    | $f_{max(IO)out} \\$  | Maximum frequency <sup>(2)</sup>    | $C_L=30pF,V_{\rm DD}=2.5V$                                                                                                  | -   | 50                   | MHz  |
|                                    |                      | requericy                           | $C_L=30pF,V_{DD}=1.8V$                                                                                                      | -   | 30                   |      |
| 11                                 |                      | The output                          | $C_L = 30 pF, V_{DD} = 3.3 V$                                                                                               | -   | 3.34                 |      |
| (12mA)                             | t <sub>(IO)out</sub> | delay                               | $C_L = 3pF$ , $V_{DD} = 2.5V$                                                                                               | -   | 4.26                 |      |
|                                    |                      | (A to pad)                          | $C_L = 3pF, V_{DD} = 1.8V$                                                                                                  | -   | 6.34                 | ns   |
|                                    | t <sub>(IO)in</sub>  | Input delay<br>(pad to Y)           | $C_L = 50 fF, V_{DD} = 2.97 V, V_{DDD} = 0.81 V$<br>Input characteristics at 1.8V and 2.5V are derated                      | -   | 1.2                  |      |

- 1. The speed of the I/O port can be configured via GPIOx\_DS.DSy[1:0]. Refer to the N32L40x user manual for instructions on configuring registers for GPIO ports.
- 2. The maximum frequency is defined in Figure 4-9.

EXTERNAL OUTPUT on CL  $\frac{50\%}{10\%}$ Maximum frequency is achieved if  $(t_r + t_f) <= (2/3)T$  and if the duty cycle is (45-55%) when loaded by CL specified in the table "I/O AC characteristics"

Figure 4-9 Definition of input/output AC characteristics

# 4.3.13 NRST pin characteristics

The NRST pin input driver uses the CMOS process, which is connected to an unbreakable pull-up resistor,  $R_{PU}$  (see Table 4-26). Unless otherwise specified, the parameters listed in Table 4-30 were measured using ambient temperature and supply voltage in accordance with Table 4-4.

**Symbol Parameter** Condition Min Max Unit Typ  $V_{DD} = 3.3 \text{ V}$ Vss 0.8  $V_{IL(NRST)}^{(1)}$ NRST input low level voltage V  $V_{\rm DD} = 1.8 \text{ V}$ Vss  $0.3* V_{DD}$ 

Table 4-30 NRST pin characteristics

Nanshan District, Shenzhen, 518057, P.R.China



| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NDCT input high level voltage                     | $V_{DD} = 3.3 \text{ V}$             | 2                    | -  | VDD      |    |
|--------------------------------------|---------------------------------------------------|--------------------------------------|----------------------|----|----------|----|
|                                      | NRST input high level voltage                     | $V_{DD} = 1.8 \text{ V}$             | 0.7* V <sub>DD</sub> |    | $V_{DD}$ |    |
| V                                    | NRST Schmidt trigger voltage                      | $V_{\mathrm{DD}} = 3.3 \ \mathrm{V}$ | 200                  | 1  | -        | mV |
| V <sub>hys(NRST)</sub>               | hysteresis                                        | $V_{\rm DD}=1.8~V$                   | 0.1* V <sub>DD</sub> | 1  | -        | V  |
| $R_{PU}$                             | Weak pull-up equivalent resistance <sup>(2)</sup> | $V_{DD} = 3.3 \text{ V}$             | 30                   | 50 | 70       | ΚΩ |
| $V_{F(NRST)}^{(1)}$                  | NRST input filter pulse                           | -                                    | -                    | 1  | 100      | ns |
| V <sub>NF(NRST)</sub> (1)            | NRST input unfiltered pulse                       | -                                    | 300                  | 1  | -        | ns |

- 1. Guaranteed by design, not tested in production.
- 2. The pull-up resistor is designed as a real resistor in series for a switchable PMOS implementation. The resistance of this PMON/NMOS switch is very small (about 10%).



Figure 4-10 Recommended NRST pin protection

- 1. Resetting the network is to prevent parasitic resets.
- 2. The user must ensure that the NRST pin potential is below the maximum  $V_{\text{IL(NRST)}}$  listed in Table 4-30, otherwise the MCU cannot be reset.

# 4.3.14 Timer and watchdog characteristics

The parameters listed in Table 4-31, Table 4-32 and Table 4-33 are guaranteed by design.

See section 1 for details on the features of the I/O reuse function pins (output comparison, input capture, external clock, PWM output).

| Symbol                 | Parameter                                | Condition            | Min      | Тур                    | Unit                |
|------------------------|------------------------------------------|----------------------|----------|------------------------|---------------------|
| t                      | Timer time resolution                    |                      | 1        | -                      | t <sub>TIMCLK</sub> |
| t <sub>res(TIM)</sub>  | Timer time resolution                    | $f_{TIMCLK} = 64MHz$ | 15.625   | -                      | ns                  |
| $f_{EXT}$              | Timer CH1 to CH2 external clock          |                      | 0        | f <sub>TIMCLK</sub> /2 | MHz                 |
| 1EXT                   | frequency                                | $f_{TIMCLK} = 64MHz$ | 0        | 32                     | MHz                 |
| Restim                 | Timer resolution                         |                      | -        | 16                     | bits                |
|                        | 16 bit counter clock cycle when internal |                      | 1        | 65536                  | t <sub>TIMCLK</sub> |
| t <sub>COUNTER</sub>   | clock is selected                        | $f_{TIMCLK} = 64MHz$ | 0.015625 | 1024                   | μs                  |
| t <sub>MAX_COUNT</sub> | Maximum count                            |                      | -        | 65536x65536            | $t_{TIMCLK}$        |

Table 4-31 TIM1/8 characteristics



| Symbol | Parameter | Condition            | Min | Тур    | Unit |
|--------|-----------|----------------------|-----|--------|------|
|        |           | $f_{TIMCLK} = 64MHz$ | -   | 67.109 | S    |

#### Table 4-32 TIM2/3/4/5/6/7/9 characteristics

| Symbol                | Parameter                                | Condition            | Min     | Тур                   | Unit                |
|-----------------------|------------------------------------------|----------------------|---------|-----------------------|---------------------|
| 4                     | Timer time resolution                    | -                    | 1       | -                     | t <sub>TIMCLK</sub> |
| t <sub>res(TIM)</sub> | Timer time resolution                    | $f_{TIMCLK} = 32MHz$ | 31.25   | -                     | ns                  |
| $f_{EXT}$             | Timer CH1 to CH2 External clock          | -                    | 0       | $f_{\text{TIMCLK}}/2$ | MHz                 |
| 1EXT                  | frequency                                | $f_{TIMCLK} = 32MHz$ | 0       | 16                    | MHz                 |
| Restim                | Timer resolution                         | -                    | -       | 16                    | bits                |
| •                     | 16 bit counter clock cycle when internal | -                    | 1       | 65536                 | t <sub>TIMCLK</sub> |
| t <sub>COUNTER</sub>  | clock is selected                        | $f_{TIMCLK} = 32MHz$ | 0.03125 | 2048                  | μs                  |
| t                     | Maximum count                            | -                    | -       | 65536x65536           | t <sub>TIMCLK</sub> |
| $t_{MAX\_COUNT}$      | iviaximum count                          | $f_{TIMCLK} = 32MHz$ | -       | 134.218               | s                   |

#### **Table 4-33 LPTIMER characteristics**

| Symbol                  | Parameter                                | Condition              | Min    | Тур         | Unit                  |
|-------------------------|------------------------------------------|------------------------|--------|-------------|-----------------------|
| t                       | Timer time resolution                    | -                      | 1      | -           | t <sub>LPTIMCLK</sub> |
| t <sub>res(LPTIM)</sub> | Timer time resolution                    | $f_{LPTIMCLK} = 16MHz$ | 62.5   | -           | ns                    |
| f                       | IN2 to OUT external clock frequency      | -                      | 0      | 16          | MHz                   |
| $f_{EXT}$               | inv2 to OO1 external clock frequency     | $f_{LPTIMCLK} = 16MHz$ | 0      | 16          | MHz                   |
| Reslptim                | Timer resolution                         | -                      | -      | 16          | bits                  |
|                         | 16 bit counter clock cycle when internal | -                      | 1      | 65536       | t <sub>LPTIMCLK</sub> |
| t <sub>COUNTER</sub>    | clock is selected                        | $f_{LPTIMCLK} = 16MHz$ | 0.0625 | 4096        | μs                    |
| t                       | Maximum count                            | -                      | -      | 65536x65536 | t <sub>LPTIMCLK</sub> |
| t <sub>MAX_COUNT</sub>  | wiaximum count                           | $f_{LPTIMCLK} = 16MHz$ | -      | 268.435     | S                     |

Table 4-34 IWDG counting maximum and minimum reset time (LSI = 40 kHz)

| Prescaler | IWDG_PREDIV.PD[2:0] | $\begin{array}{c} Min^{(1)}IWDG\_RELV.REL[11:0] = \\ 0 \end{array}$ | $\begin{aligned} \mathbf{Max^{(1)}IWDG\_RELV.REL[11:0]} = \\ \mathbf{0xFFF} \end{aligned}$ | Unit |
|-----------|---------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|
| /4        | 000                 | 0.1                                                                 | 409.6                                                                                      |      |
| /8        | 001                 | 0.2                                                                 | 819.2                                                                                      |      |
| /16       | 010                 | 0.4                                                                 | 1638.4                                                                                     |      |
| /32       | 011                 | 0.8                                                                 | 3276.8                                                                                     | ms   |
| /64       | 100                 | 1.6                                                                 | 6553.6                                                                                     |      |
| /128      | 101                 | 3.2                                                                 | 13107.2                                                                                    |      |
| /256      | 11x                 | 6.4                                                                 | 26214.4                                                                                    |      |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 4-35 WWDG counting maximum and minimum reset time (APB1 PCLK1 = 16 MHz)

| Prescaler | WWDG_CFG.TIMERB[2:0] | Min <sup>(1)</sup> WWDG_CFG.W[13:0] = 0x3F | Max <sup>(1)</sup> WWDG_CFG.W[13:0] = 0x3FFF | Unit |
|-----------|----------------------|--------------------------------------------|----------------------------------------------|------|
| /1        | 00                   | 0.256                                      | 16.38                                        |      |
| /2        | 01                   | 0.512                                      | 32.77                                        | ms   |



| Prescaler | WWDG_CFG.TIMERB[2:0] | Min <sup>(1)</sup> WWDG_CFG.W[13:0] = 0x3F | Max <sup>(1)</sup> WWDG_CFG.W[13:0] = 0x3FFF | Unit |
|-----------|----------------------|--------------------------------------------|----------------------------------------------|------|
| /3        | 10                   | 1.024                                      | 65.54                                        |      |
| /4        | 11                   | 2.048                                      | 7131.07                                      |      |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 4.3.15 I<sup>2</sup>C Interface characteristics

Unless otherwise specified, the parameters listed in Table 4-36 were measured using ambient temperature,  $f_{PCLK1}$  frequency, and  $V_{DD}$  supply voltage in accordance with Table 4-4.

The  $I^2C$  interface of the N32L40x product conforms to the standard  $I^2C$  communication protocol, but has the following limitations: SDA and SCL are not "true" open leak pins, and when configured for open leak output, the PMOS tube between the pin and  $V_{DD}$  is closed, but still exists.

I<sup>2</sup>C interface features are listed in Table 4-36. See Section 1 for details about the features of the input/output alternate function pins (SDA and SCL).

| Cb1                        | D                                                      | Standard | model (1) (2) | Fast mode  | (1) (2) | Fast + mode (1) (2) |      | TT*4 |
|----------------------------|--------------------------------------------------------|----------|---------------|------------|---------|---------------------|------|------|
| Symbol                     |                                                        |          | Max           | Unit       |         |                     |      |      |
| $f_{SCL}$                  | I2C interface frequency                                | 0.0      | 100           | 0          | 400     | 0                   | 1000 | KHz  |
| $t_{h(\mathrm{STA})}$      | Start condition hold time                              | 4.0      | -             | 0.6        | -       | 0.26                | -    | μs   |
| t <sub>w(SCLL)</sub>       | SCL clock low time                                     | 4.7      | -             | 1.3        | -       | 0.5                 | -    | μs   |
| t <sub>w(SCLH)</sub>       | SCL clock high time                                    | 4.0      | -             | 0.6        | -       | 0.26                | -    | μs   |
| t <sub>su(STA)</sub>       | Repeat start condition setup time                      | 4.7      | -             | 0.6        | -       | 0.26                | -    | μs   |
| $t_{h(SDA)}$               | SDA data hold time                                     | -        | 3.4           | -          | 0.9     | -                   | 0.4  | μs   |
| t <sub>su(SDA)</sub>       | SDA setup time                                         | 250.0    | -             | 100        | -       | 50                  | -    | ns   |
| $t_{r(SDA)}$ $t_{r(SCL)}$  | SDA and SCL rise time                                  | -        | 1000          | 20+ 0.1 Cb | 300     | -                   | 120  | ns   |
| $t_{f(SDA)} \\ t_{f(SCL)}$ | SDA and SCL fall time                                  | -        | 300           | 20+ 0.1 Cb | 300     | -                   | 120  | ns   |
| $t_{su(STO)}$              | Stop condition setup time                              | 4.0      | -             | 0.6        | -       | 0.26                | -    | μs   |
| t <sub>w(STO:STA)</sub>    | Time from stop condition to start condition (bus idle) | 4.7      | -             | 1.3        | -       | 0.5                 | -    | μs   |
| Cb                         | Capacitive load per bus                                | -        | 400           | -          | 400     | -                   | 100  | pf   |
| t <sub>v(SDA)</sub>        | Data validity time                                     | -        | 3.45          | -          | 0.9     | -                   | 0.45 | μs   |
| t <sub>v (ACK)</sub>       | Response time                                          | -        | 3.45          | -          | 0.9     | -                   | 0.45 | μs   |

Table 4-36 I<sup>2</sup>C interface characteristics

<sup>1.</sup> Guaranteed by design, not tested in production.

To achieve the maximum frequency of standard mode I2C, f<sub>PCLK1</sub> must be greater than 2MHz. To achieve the maximum frequency
of fast mode I2C, f<sub>PCLK1</sub> must be greater than 4MHz.





Figure 4-11 I<sup>2</sup>C bus AC waveform and measuring circuit (1)

- 1. The measuring point is set at the CMOS level:  $0.3V_{DD}$  and  $0.7V_{DD}$ .
- 2. The pull-up resistance depends on the I2C interface speed.
- The resistance value depends on the actual electrical characteristics. The signal line can be directly connected without serial resistance.

### 4.3.16 SPI/I<sup>2</sup>S interface characteristics

Unless otherwise specified, the SPI parameters listed in Table 4-37 and the  $I^2S$  parameters listed in Table 4-38 are measured using ambient temperature,  $f_{PCLKx}$  frequency, and  $V_{DD}$  supply voltage in accordance with Table 4-4.

See section 1 for details on the characteristics of the I/O reuse pins (NSS, SCLK, MOSI, MISO for SPI, WS, CLK, SD for I<sup>2</sup>S).

| Symbol                                    | Parameter                           | Condition                  |      | Min                | Max                   | Unit |
|-------------------------------------------|-------------------------------------|----------------------------|------|--------------------|-----------------------|------|
| Iscik                                     |                                     | Master mode                |      | -                  | 16                    | MHa  |
| $1/t_{c(SCLK)}$                           | SPI clock frequency                 | Slave mode                 |      | -                  | 16                    | MHz  |
| $t_{r(SCLK)}$ $t_{f(SCLK)}$               | SPI clock rise and fall time        | Load capacitance: C = 30pF | -    | 8                  | ns                    |      |
| DuCy(SCK)                                 | SPI from the input clock duty cycle | SPI from the pattern       |      | 45                 | 55                    | %    |
| t <sub>su(NSS)</sub> (1)                  | NSS setup time                      | Slave mode                 |      | 4t <sub>PCLK</sub> | -                     | ns   |
| $t_{h(NSS)}^{(1)}$                        | NSS hold time                       | Slave mode                 |      | 2t <sub>PCLK</sub> | -                     | ns   |
| $t_{w(SCLKH)}^{(1)}$ $t_{w(SCLKL)}^{(1)}$ | SCLK high and low time              | Master mode                |      | t <sub>PCLK</sub>  | t <sub>PCLK</sub> + 2 | ns   |
| . (1)                                     | - Data entry setup time             | Master mode                | SPI1 | 6.2                | -                     |      |
| $t_{su(MI)}^{(1)}$                        |                                     | Waster mode                | SPI2 | 5                  | -                     | na   |
| <b>4</b> (1)                              |                                     | C1 1-                      | SPI1 | 6.3                | -                     | ns   |
| $t_{su(SI)}^{(1)}$                        |                                     | Slave mode                 | SPI2 | 3                  | -                     | 1    |

Table 4-37 SPI characteristics (1)



| Symbol                            | Parameter                   | Condition                             |      | Min | Max                | Unit |
|-----------------------------------|-----------------------------|---------------------------------------|------|-----|--------------------|------|
| t <sub>h(MI)</sub> <sup>(1)</sup> | D-t                         | Master mode                           |      | 5   | -                  |      |
| t <sub>h(SI)</sub> <sup>(1)</sup> | Data entry hold time        | Slave mode                            |      | 5.2 | -                  | ns   |
| ta(SO)(1)(2)                      | Data output access time     | Slave mode, f <sub>PCLK</sub> = 20MHz |      | 0   | 3t <sub>PCLK</sub> | ns   |
| t <sub>dis(SO)</sub> (1)(3)       | Disable time of data output | Slave mode                            |      | 2   | 10                 | ns   |
| tv(SO) <sup>(1)</sup>             |                             | Cl d- (-ft                            | SPI1 | -   | 20                 |      |
| Iv(SO)\*'                         | V-1: 1 4: f J-44            | Slave mode (after enable edge)        | SPI2 | -   | 17                 |      |
| 4 (1)                             | Valid time of data output   | Master mode (after enabling           | SPI1 | -   | 5                  | ns   |
| $t_{v(MO)}^{(1)}$                 |                             | edge) SPI2                            |      | -   | 4                  |      |
| th(SO)(1)                         |                             | Slave mode (after enable edge)        |      | 6.2 | -                  |      |
| th(MO) <sup>(1)</sup>             | Data output hold time       | Master mode (after enabling edge)     |      | - 1 | -                  | ns   |

- 1. Guaranteed by design, not tested in production.
- 2. The minimum value represents the minimum time to drive the output, and the maximum value represents the maximum time to get the data correctly.
- 3. The minimum value represents the minimum time for turning off the output and the maximum value represents the maximum time for placing the data line in a high resistance state.



Figure 4-12 SPI timing diagram-slave mode and CPHA=0



CLKPHA=1 NSS input  $t_{c(SCLK)}$  $t_{h(NSS)}$  $t_{su(NSS)}$ CLKPOL=0tw(SCLKH)  $t_{w(SCLKL)} \\$ CLKPOL=1  $t_{r(SCLK)}$  $t_{f(SCLK)} \\$  $t_{a(SO)}$  $t_{v(SO)}$ MISO output LSB out MSB out Bit 6~1 out MOSI input MSB in LSB in Bit 6~1 in

Figure 4-13 SPI timing diagram-slave mode and CPHA=1 (1)

1. The measuring point is set at the CMOS level:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



Figure 4-14 SPI timing diagram-master mode (1)

1. The measuring point is set at the CMOS level: 0.3V and  $0.7V_{DD}$ .



Table 4-38 I<sup>2</sup>S characteristics (1)

| Symbol                                   | Parameter                                          | Condition                               |             | Min   | Max                  | Unit  |
|------------------------------------------|----------------------------------------------------|-----------------------------------------|-------------|-------|----------------------|-------|
| DuCy(SCK)                                | I <sup>2</sup> S clock duty cycle                  | I2S Slave mode                          |             | 30    | 70                   | %     |
| $f_{CLK}$                                |                                                    | Master mode (32 bit)                    |             | -     | 64*Fs <sup>(3)</sup> | 2.411 |
| $1/t_{c(CLK)}$                           | I <sup>2</sup> S clock frequency                   | Slave mode (32 bit)                     |             | -     | 64*Fs <sup>(3)</sup> | MHz   |
| t <sub>r(CLK)</sub>                      | I <sup>2</sup> S clock rise and fall time          | Load capacitance: CL = 50pF             |             | -     | 8                    |       |
| 4 (1)                                    | W.G. 1:1.:                                         | N                                       | I2S1        | 5.3   | -                    |       |
| $t_{v(WS)}^{(1)}$                        | WS valid time                                      | Master mode                             | I2S2        | 5     | -                    |       |
| $t_{h(WS)}^{(1)}$                        | WS hold time                                       | Master mode                             |             | 0     | -                    | 1     |
| <b>.</b> (1)                             | WG                                                 | GI I                                    | I2S1        | 5.5   | -                    |       |
| $t_{su(WS)}^{(1)}$                       | WS setup time                                      | Slave mode                              | I2S2        | 5     | -                    |       |
| 4 (1)                                    | WG 1 11.                                           | GI I                                    | I2S1        | 7     | -                    |       |
| $t_{h(WS)}^{(1)}$                        | WS hold time                                       | Slave mode                              | I2S2        | 3.6   | -                    |       |
| $t_{w(CLKH)}^{(1)}$                      | CLW1: 1 11 c                                       | Master mode, f <sub>PCLK</sub> = 16MHz, | audio 49kUz | 312.5 | -                    |       |
| $t_{w(CLKL)}^{(1)}$                      | CLK high and low times                             | Waster mode, IPCLK = TOWITZ,            | audio 46KHZ | 345   | -                    |       |
| $t_{su(SD\_MR)}^{(1)}$                   |                                                    | The main receiver                       | I2S1        | 6.5   | -                    |       |
| tsu(SD_IVIK)                             |                                                    | The main receiver                       | I2S2        | 5     | -                    |       |
| $t_{su(SD\_SR)}^{(1)}$                   | Data entry setup time  SD_SR) <sup>(1)</sup>       | Slave mode                              | I2S1        | 2.5   | -                    |       |
| csu(SD_SR)                               |                                                    |                                         | I2S2        | 2.5   | -                    |       |
| th(SD_MR) <sup>(1)(2)</sup>              |                                                    | Master receiver                         | I2S1        | 4.4   | -                    | ns    |
| th(SD_MR)                                |                                                    | widster receiver                        | I2S2        | 5.2   | -                    |       |
| th(SD_SR) <sup>(1)(2)</sup>              | Data entry hold time                               | Slave mode                              | I2S1        | 4.5   | -                    |       |
| th(SD_SR)                                |                                                    | I2S2                                    | I2S2        | 5.2   | -                    |       |
| t <sub>v</sub> (SD ST) <sup>(1)(2)</sup> | Valid time of data output                          | Slave transmitter (after the            | I2S1        | -     | 22                   |       |
| tv(2D_21)                                | vand time of data output                           | enabled edge)                           | I2S2        | -     | 22                   |       |
| 4 (1)                                    | D. ( ) ( ) 11.11.11.11.11.11.11.11.11.11.11.11.11. | Slave generator (after enable           | I2S1        | 4     | -                    |       |
| $t_{h(SD\_ST)}^{(1)}$                    | Data output hold time                              | edge)                                   | I2S2        | 4     | -                    | 1     |
| t <sub>v</sub> (SD_MT) <sup>(1)(2)</sup> | Valid time of data output                          | Master generator (after                 | I2S1        | -     | 5.6                  |       |
| tv(SD_MT)\\                              | Valid time of data output                          | enabling edge)                          | I2S2        | -     | 4.5                  |       |
| $t_{h(SD\_MT)}{}^{(1)}$                  | Data output hold time                              | Master generator (after enabling        | g edge)     | 0.5   | -                    |       |

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Depends on f<sub>PCLK</sub>. For example, if  $f_{PCLK}=16MHz$ , then  $T_{PCLK}=1/f_{PCLK}=125ns$ .

<sup>3.</sup> Audio sampling rate.





Figure 4-15 I<sup>2</sup>S slave mode timing diagram (Philips Protocol) (1)

- 1. The measuring point is set at the CMOS level:  $0.3V_{DD}$  and  $0.7V_{DD}$ .
- 2. Send/receive of the last byte. There is no least significant send/receive before the first byte.

 $t_{c(CLK)}$  $t_{f(CLK)}$  $t_{r(CLK)}$ CLKPOL=0 CLKPOL=1 t<sub>v(WS)</sub>  $t_{w\left(CLKL\right)}$  $t_{h(WS)} \\$  $t_{w(CLKH)}$ WS input  $t_{h(SD\_MT)}$ Last bit //<sub>Bit n transmit</sub> Last bit transmit (2) SD transmit MSB transmit transmit  $t_{su(SD\_MR)}$  $t_{h(SD\_MR)}$ Last bit //Bit n receive Last bit receive(2) MSB receive SD receive receive

Figure 4-16 I<sup>2</sup>S master mode timing diagram (Philips protocol) (1)

- 1. The measuring point is set at the CMOS level:  $0.3V_{DD}$  and  $0.7V_{DD}$ .
- 2. Send/receive of the last byte. There is no least significant send/receive before the first byte.

### 4.3.17 **USB** characteristics

USB (full speed) interface is certified by the USB-IF.

Table 4-39 USB startup time

| Symbol                              | Parameter                    | Max | Unit |
|-------------------------------------|------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1   | μs   |

1. Guaranteed by design, not tested in production.

Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North. Nanshan District, Shenzhen, 518057, P.R.China



| Table 4-40 USB DC characteristics |
|-----------------------------------|
|-----------------------------------|

| Symbol                         | Parameter Condition                  |                                                      | Min (1) | Max <sup>(1)</sup> | Unit |
|--------------------------------|--------------------------------------|------------------------------------------------------|---------|--------------------|------|
| Input level                    |                                      |                                                      |         |                    |      |
| $V_{\mathrm{DD}}$              | USB operating voltage <sup>(2)</sup> |                                                      | 3.0(3)  | 3.6                | V    |
| $V_{DI}^{(4)}$                 | Differential input sensitivity       | I (USBDP and USBDM)                                  | 0.2     | -                  |      |
| V <sub>CM</sub> <sup>(4)</sup> | Differential common model range      | Contains VDI ranges                                  | 0.8     | 2.5                | V    |
| $V_{SE}^{(4)}$                 | Single-end receiver threshold        |                                                      | 1.3     | 2.0                |      |
| Output leve                    | l                                    |                                                      |         |                    |      |
| V <sub>OL</sub>                | Static output low level              | 1.5K $\Omega$ RL is connected to 3.6V <sup>(5)</sup> | -       | 0.3                | V    |
| V <sub>OH</sub>                | Static output high level             | 15KΩ RL is connected to Vss <sup>(5)</sup>           | 2.8     | 3.6                | ]    |

- 1. All voltage measurements are based on the ground cable at the device end.
- 2. USB operating voltage is 3.0~3.6V in order to be compatible with USB2.0 full speed electrical specification.
- 3. The correct USB function of the N32L40x series products can be guaranteed at 2.7V, instead of dropping the electrical characteristics in the 2.7-3.0V voltage range.
- 4. Based on comprehensive evaluation, not tested in production.
- 5. R<sub>L</sub> is the load attached to the USB drive.

Figure 4-17 USB timing: definition of rise and fall time of data signal



Table 4-41 Full speed of USB electrical characteristics

| Symbol           | Parameter                 | Condition                 | Min (1) | Max (1) | Unit |
|------------------|---------------------------|---------------------------|---------|---------|------|
| $t_{\rm r}$      | Rise time <sup>(2)</sup>  | $C_L \le 50 pF$           | 4       | 20      | ns   |
| $t_{\mathrm{f}}$ | Fall time <sup>(2)</sup>  | $C_L \le 50 pF$           | 4       | 20      | ns   |
| $t_{rfm}$        | Rise and fall times match | $t_{\rm r}$ / $t_{\rm f}$ | 90      | 111.1   | %    |

- 1. Guaranteed by design, not tested in production.
- 2. Measured data signal from 10% to 90%. For more details, see Chapter 7 (version 2.0) of the USB specification.

# 4.3.18 Controller area network (CAN) interface characteristics

See Section 1 for details on the features of the input/output alternate function pins (CAN\_TX and CAN\_RX).

# 4.3.19 Electrical parameters of 12 bit analog-to-digital converter (ADC)

Unless otherwise specified, the parameters in Table 4-42 are measured using ambient temperature,  $f_{HCLK}$  frequency, and  $V_{DDA}$  supply voltage in accordance with the conditions in Table 4-4.

*Note: It is recommended to perform a calibration at each power-on.* 



**Table 4-42 ADC characteristics** 

| Symbol                          | Parameter                                       | Condition                                     | Min                                                                | Тур                                                                 | Max                | Unit               |
|---------------------------------|-------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|--------------------|--------------------|
| $V_{DD_{A}}$                    | The power supply voltage                        | Use an external reference voltage             | 1.8                                                                | -                                                                   | 3.6                | V                  |
| $V_{REF+}$                      | Positive reference voltage                      |                                               | 1.8                                                                | -                                                                   | $V_{DDA}$          | V                  |
| $f_{ADC}$                       | ADC clock frequency                             |                                               | -                                                                  | -                                                                   | 64                 | MHz                |
|                                 |                                                 | 1.8V ≤V <sub>DD</sub> ≤3.6V,12bit resolution  | -                                                                  | -                                                                   | 4.57               |                    |
| c(1)                            | 0 1                                             | 1.8V ≤V <sub>DD</sub> ≤3.6V, 10bit resolution | -                                                                  | -                                                                   | 5.33               | Ī                  |
| $f_s^{(1)}$                     | Sampling rate                                   | 1.8V ≤V <sub>DD</sub> ≤3.6V, 8bit resolution  | -                                                                  | -                                                                   | 6.4                | MHz                |
|                                 |                                                 | 1.8V ≤V <sub>DD</sub> ≤3.6V, 6bit resolution  | -                                                                  | - 4.57 - 5.33 - 6.4 - 8 - 8 - VREF ort to nd) - 0.2 - 0.5 - 65 - 65 | =                  |                    |
| $V_{AIN}$                       | Switching voltage range <sup>(2)</sup>          |                                               | 0 (V <sub>SSA</sub> or V <sub>REF</sub> -<br>Connect to<br>ground) | -                                                                   | $V_{REF+}$         | V                  |
| $R_{ADC}^{(1)}$                 | Sampling switch resistance                      | Fast channel                                  | -                                                                  | -                                                                   | 0.2                | ΚΩ                 |
| R <sub>ADC</sub> <sup>(1)</sup> | Sampling switch resistance                      | Slow channel                                  | -                                                                  | -                                                                   | 0.5                | ΚΩ                 |
| C <sub>ADC</sub> <sup>(1)</sup> | Internal sampling and holding capacitors        |                                               | -                                                                  | 5                                                                   | -                  | pF                 |
| SNDR                            | Singal noise distortion ration                  |                                               | -                                                                  | 65                                                                  | -                  | dBFS               |
| $T_{cal}$                       | The calibration time                            |                                               | 82                                                                 |                                                                     | 1/f <sub>ADC</sub> |                    |
| ts <sup>(1)</sup>               | a                                               | $f_{ADC} = 64MHz(fast channel)$               | 0.0234                                                             | -                                                                   | 9.4                |                    |
| ts. /                           | Sampling time                                   | $f_{ADC} = 64MHz$ (slow channel)              | 0.0703                                                             | -                                                                   | 9.4                | us                 |
| Ts <sup>(1)</sup>               |                                                 | Fast track                                    | 1.5                                                                | -                                                                   | 601.5              | 1/fadc             |
| 18` ′                           | Sampling cycles                                 | The slow channel                              | 4.5                                                                | -                                                                   | 601.5              | 1/1ADC             |
| $t_{STAB}^{(1)}$                | Power on time                                   |                                               | 6                                                                  | 10                                                                  | 20                 | μs                 |
| tconv <sup>(1)(3)</sup>         | Total conversion time (including sampling time) | 12bit resolution                              | 14~614 (Samp<br>6.5/8.5/10.5/12<br>approximation                   | 2.5 for succ                                                        | cessive            | 1/f <sub>ADC</sub> |

- 1. Guaranteed by design, not tested in production.
- 2.  $V_{\text{REF+}}$  is connected internally to  $V_{\text{DDA}}$ , and  $V_{\text{REF-}}$  is connected internally to  $V_{\text{SSA}}$ .
- 3. Single conversion mode has 3 more 1/f<sub>ADC</sub> than continuous conversion mode

Formula 1: maximum R<sub>AIN</sub> formula

$$R_{AIN} < \frac{T_S}{f_{ADC} \times C_{ADC} \times ln(2^{N+2})} - R_{ADC}$$

The above formula (Formula 1) is used to determine the maximum external impedance so that the error can be less than 1/4 LSB. Where N=12 (representing 12-bit resolution).



Table 4-43 ADC sampling time<sup>(1)(2)</sup>

| Input        | Resolution | Rin(kΩ) | Typ of minimum sampling time (ns) | Input        | Resolution | Rin(kΩ) | Typ of minimum sampling time (ns) |
|--------------|------------|---------|-----------------------------------|--------------|------------|---------|-----------------------------------|
|              |            | 0       | 11                                |              |            | 0       | 19                                |
|              |            | 0.05    | 12                                | 1            |            | 0.05    | 21                                |
|              |            | 0.1     | 14                                | 1            |            | 0.1     | 23                                |
|              |            | 0.2     | 20                                | 1            |            | 0.2     | 30                                |
|              |            | 0.5     | 38                                | 1            |            | 0.5     | 48                                |
| fast channel | 12-bit     | 1       | 64                                | slow channel | 12-bit     | 1       | 77                                |
|              |            | 5       | 276                               |              |            | 5       | 310                               |
|              |            | 10      | 543                               | 1            |            | 10      | 607                               |
|              |            | 20      | 1082                              |              |            | 20      | 1207                              |
|              |            | 50      | 2788                              | 1            |            | 50      | 3144                              |
|              |            | 100     | 6162                              | 1            |            | 100     | 8244                              |
|              |            | 0       | 10                                |              |            | 0       | 17                                |
|              |            | 0.05    | 11                                |              |            | 0.05    | 18                                |
|              |            | 0.1     | 13                                |              |            | 0.1     | 20                                |
|              |            | 0.2     | 17                                |              |            | 0.2     | 25                                |
|              |            | 0.5     | 32                                |              |            | 0.5     | 40                                |
| fast channel | 10-bit     | 1       | 54                                | slow channel | 10-bit     | 1       | 64                                |
|              |            | 5       | 229                               |              |            | 5       | 257                               |
|              |            | 10      | 448                               |              |            | 10      | 499                               |
|              |            | 20      | 888                               |              |            | 20      | 983                               |
|              |            | 50      | 2223                              |              |            | 50      | 2457                              |
|              |            | 100     | 4500                              |              |            | 100     | 5001                              |
|              |            | 0       | 9                                 |              |            | 0       | 14                                |
|              |            | 0.05    | 10                                |              |            | 0.05    | 16                                |
|              |            | 0.1     | 11                                |              |            | 0.1     | 17                                |
|              |            | 0.2     | 14                                |              |            | 0.2     | 21                                |
|              |            | 0.5     | 26                                |              |            | 0.5     | 33                                |
| fast channel | 8-bit      | 1       | 43                                | slow channel | 8-bit      | 1       | 52                                |
|              |            | 5       | 183                               |              |            | 5       | 206                               |
|              |            | 10      | 358                               |              |            | 10      | 399                               |
|              |            | 20      | 707                               |              |            | 20      | 783                               |
|              |            | 50      | 1759                              |              |            | 50      | 1941                              |
|              |            | 100     | 3523                              |              |            | 100     | 3887                              |
|              |            | 0       | 8                                 |              |            | 0       | 12                                |
|              |            | 0.05    | 8                                 | _            |            | 0.05    | 13                                |
|              |            | 0.1     | 9                                 | _            |            | 0.1     | 14                                |
|              |            | 0.2     | 12                                | 1            |            | 0.2     | 17                                |
|              |            | 0.5     | 20                                | 1            |            | 0.5     | 25                                |
| fast channel | 6-bit      | 1       | 33                                | slow channel | 6-bit      | 1       | 40                                |
|              |            | 5       | 138                               | _            |            | 5       | 156                               |
|              |            | 10      | 269                               | _            |            | 10      | 300                               |
|              |            | 20      | 531                               | _            |            | 20      | 588                               |
|              |            | 50      | 1316                              | 1            |            | 50      | 1451                              |
|              |            | 100     | 2627                              |              |            | 100     | 2894                              |

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Typical values are obtained when  $T_A=25$  and VDD=3.3V.



| Table 4-44 ADC accuracy | -limited test conditions (1) (2) |
|-------------------------|----------------------------------|
|-------------------------|----------------------------------|

| Symbol | Parameter                          | Condition                                                               | Тур  | Max (3) | Unit |
|--------|------------------------------------|-------------------------------------------------------------------------|------|---------|------|
| ET     | Comprehensive error <sup>(4)</sup> | $f_{HCLK} = 64MHz,$                                                     | ±1.3 | -       |      |
| EO     | Offset error <sup>(5)</sup>        | $f_{ADC} = 64MHz$ , sample Rate = 1.75m SPS, $V_{DDA} = 3.3V$ , $T_A =$ | ±1   | -       |      |
| ED     | Differential linear error          | 25 °C                                                                   | ±0.7 | -       | LSB  |
| EL     | Integral linear error              | Measurements are made after the ADC is calibrated $V_{REF+} = V_{DDA}$  | ±0.8 | -       |      |

- 1. The DC accuracy of the ADC is measured after internal calibration.
- ADC accuracy versus reverse injection current: It is necessary to avoid injecting reverse current on any standard analog input pin,
  as this can significantly reduce the accuracy of the conversion being performed on the other analog input pin. It is recommended
  to add a Schottky diode (between pin and ground) to standard analog pins that may generate reverse injection current.
- 3. The forward injection current does not affect the ADC accuracy as long as it is within the range of  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  given in Table 4-2
- 4. Based on comprehensive evaluation, not tested in production.
- 5. Guaranteed by design, not tested in production.

Figure 4-18 ADC precision characteristics







Figure 4-19 Typical connection diagram using ADC

- 1. For values of RAIN, RADC, and CADC, see Table 4-42.
- 2. Cparasitic indicates parasitic capacitance on PCB (related to welding and PCB layout quality) and pads (approximately 7pF).A larger Cparasitic value would reduce the accuracy of the conversion and the solution was to reduce f<sub>ADC</sub> from medine.

Note: Input voltage less than -0.2V is prohibited on ADC channel

#### **PCB Design Suggestions**

The decoupling of the power supply must be connected in accordance with Figure 4-20. The 10nF capacitors in the picture must be ceramic capacitors (good quality), and they should be as close as possible to the MCU chip.

VDDA/VREF+
See (note 1)

VDDA

VDDA

VSS.A/VREFSee (note 1)

Figure 4-20 Decoupling circuit of power supply and reference power supply ( $V_{REF^+}$  is connected to  $V_{DDA}$ )

1.  $V_{REF+}$  and  $V_{REF-}$  are internally connected to VDDA and VSSA.

## 4.3.20 Internal reference source (V<sub>REFBUFF</sub>) electrical parameters

Unless otherwise specified, the parameters in Table 4-45 are measured using ambient temperature,  $f_{HCLK}$  frequency and  $V_{DDA}$  supply voltage in accordance with the conditions in Table 4-4.

| Symbol                  | Parameter                                             | Condition            | Min | Тур   | Max | Unit |
|-------------------------|-------------------------------------------------------|----------------------|-----|-------|-----|------|
| $V_{\mathrm{DDA}}$      | Analog supply voltage                                 | Normal mode          | 2.4 | -     | 3.6 | V    |
| V <sub>REFBUF_OUT</sub> | Voltage reference output                              | Normal mode          | -   | 2.048 | -   | V    |
| I <sub>DDA</sub>        | V <sub>REFBUF</sub> consumption from V <sub>DDA</sub> | $I_{load} = 0 \mu A$ | -   | 600   | -   | μΑ   |
| tstart <sup>(1)</sup>   | Start-up time                                         | -                    | 1   | -     | -   | us   |

Table 4-45 VREFBUFF characteristics

Guaranteed by design, not tested in production.



## 4.3.21 **12 bit DAC electrical parameters**

Unless otherwise specified, the parameters of Table 4-46 are measured using ambient temperature,  $f_{HCLK}$  frequency, and  $V_{DDA}$  supply voltage in accordance with the conditions of Table 4-4.

**Table 4-46 DAC characteristics**<sup>(1)</sup>

| Symbol                | Parameter                                                                                                                                                           | Min      | Тур  | Max            | Unit | Annotation                                                                                          |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|----------------|------|-----------------------------------------------------------------------------------------------------|
| $V_{\mathrm{DDA}}$    | Analog supply voltage                                                                                                                                               | 2.4      | -    | 3.6            | V    |                                                                                                     |
| V <sub>REF+</sub>     | The reference voltage                                                                                                                                               | 2.4      | -    | 3.6            | V    | V <sub>REF+</sub> must always be below V <sub>DDA</sub>                                             |
| V <sub>SSA</sub>      | Ground wire                                                                                                                                                         | 0        | -    | 0              | V    |                                                                                                     |
| RL                    | Load resistance when the buffer is open                                                                                                                             | 5        | -    | -              | ΚΩ   | Minimum load resistance between DAC_OUT and V <sub>SSA</sub>                                        |
| $C_L$                 | The load capacitance                                                                                                                                                | -        | -    | 50             | pF   | The maximum capacitance on the DAC_OUT pin                                                          |
| $I_{\mathrm{DD}}$     | In work mode DAC DC consumption (VDDA $+$ V <sub>REF+</sub> )                                                                                                       | -        | 425  | 600            | μΑ   | No load. The median value is 0x800                                                                  |
| $I_{\mathrm{DDQ}}$    | In shut down mode DAC DC consumption ( $V^{DD}_A + V_{REF+}$ )                                                                                                      | -        | 5    | -              | nA   | No load                                                                                             |
| DAC_OUT               | The low-end DAC_OUT voltage when the buffer is closed                                                                                                               | VSS+1LSB | -    | -              |      |                                                                                                     |
| Min                   | The low-end DAC_OUT voltage when the buffer is opened                                                                                                               | 0.2      | -    | -              | V    | Give the largest DAC output span. When VREF+=3.6V, corresponding to 12-bit input value 0x0E0~0xF1C. |
| DAC_OUT<br>Max        | The low-end DAC_OUT voltage when the buffer is closed                                                                                                               | -        | -    | VREF+<br>-5LSB | ·    | When VREF+=2.4V, corresponding to 12-bit input value 0x155~0xEAB.                                   |
|                       | The low-end DAC_OUT voltage when the buffer is opened                                                                                                               | -        | -    | VREF+-<br>0.2  |      |                                                                                                     |
| DNL                   | Differential non linearity (Difference between two consecutive code)                                                                                                | -        | ±2   | -              | LSB  | The DAC configuration is 12 bits                                                                    |
| INL                   | Integral non linearity<br>(difference between measured<br>value at Code I and the value<br>at Code i on a line drawn<br>between Code 0 and last Code<br>4095)       | -        | ±7   | -              | LSB  | The DAC configuration is 12 bits                                                                    |
|                       | Offset error                                                                                                                                                        | -        | ±15  | -              | mV   | The DAC configuration is 12 bits                                                                    |
| The offset            | (difference between<br>measured value at Code<br>(0x800) and the ideal value =<br>VREF+/2)                                                                          | -        | ±18  | -              | LSB  | When V <sub>REF+</sub> is 3.6V, the DAC is configured as 12 bits                                    |
| Gain error            | Gain error                                                                                                                                                          | -        | ±0.5 | -              | %    | The DAC is configured as 12 bits                                                                    |
| amplifier<br>gain     | Amplifier gain in open loop                                                                                                                                         | 80       | 85   | -              | dB   | $5K\Omega$ load (maximum load), input midvalue $0x800$                                              |
| t <sub>SETTLING</sub> | Settling time<br>(full scale: for a 12-bit input<br>code transition between the<br>lowest and the highest input<br>codes when DAC_OUT<br>reaches final value ±1LSB) | -        | 5    | 7              | μs   | C <sub>LOAD</sub> ≤50pF<br>R <sub>LOAD</sub> ≥5KΩ                                                   |
| Update rate           | Max frequency for a correct DAC_OUT change when small variation in the input code (from code i to i+1LSB)                                                           | -        | -    | 1              | MS/s | C <sub>LOAD</sub> ≤50pF<br>R <sub>LOAD</sub> ≥5KΩ                                                   |



| Symbol          | Parameter                                                                    | Min | Тур | Max | Unit | Annotation                                                                                                                                                          |
|-----------------|------------------------------------------------------------------------------|-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $t_{ m WAKEUP}$ | Wake up time from closed<br>state (set CHxEN bit in DAC<br>control register) | -   | 6.5 | 10  | μs   | $\begin{split} C_{LOAD} &\leq 50 pF,  R_{LOAD} \geq 5 K \Omega \\ &\text{The input code is between the minimum} \\ &\text{and maximum possible values} \end{split}$ |
| PSRR+           | Power supply rejection ratio (to VDDA) (static DC measurement                | -   | -67 | -40 | dB   | No R <sub>LOAD</sub> , C <sub>LOAD</sub> ≤ 50pF                                                                                                                     |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 4.3.22 Operational amplifier (OPAMP) electrical parameters

Unless otherwise specified, the parameters in Table 4-47 are measured using ambient temperature,  $f_{HCLK}$  frequency, and  $V_{DDA}$  supply voltage in accordance with the conditions in Table 4-4.

Table 4-47 OPAMP characteristics<sup>(1)</sup>

| Symbol                 | Parameter                                     | Condition                                                                                                         | Min | Тур   | Max                | Unit     |
|------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------|----------|
| $V_{\mathrm{DDA}}$     | Analog supply voltage                         | -                                                                                                                 | 1.8 | -     | 3.6                | V        |
| CMIR                   | Common mode voltage input range               | -                                                                                                                 | 0   | -     | $V_{\mathrm{DDA}}$ | V        |
| VIoffset               | Input offset voltage (after calibration)      | -                                                                                                                 | -   | ±1    | ±3.5               | mV       |
| Δ VI <sub>OFFSET</sub> | Input offset voltage temperature drift        | -                                                                                                                 | -   | 10    | -                  | UV / ° C |
| ILOAD                  | Drive current                                 | -                                                                                                                 | -   | -     | 0.5                | mA       |
| $I_{DDA}$              | Operational amplifier current consumption     | No load, quiescent mode                                                                                           | -   | -     | 1.5                | mA       |
| TS_OPAMP_VOUT          | ADC sampling time as opamp output             | -                                                                                                                 | 400 | -     | -                  | ns       |
| CMMR                   | Common mode rejection ratio                   | -                                                                                                                 | -   | 84    | -                  | dB       |
| PSRR                   | Power rejection ratio                         | -                                                                                                                 | -   | 100   | -                  | dB       |
| GBW                    | Gain bandwidth                                | -                                                                                                                 | -   | 4     | 1                  | MHz      |
| SR                     | Conversion rate                               | -                                                                                                                 | -   | 2.5   | 1                  | V/us     |
| RLOAD                  | Minimum impedance load                        | -                                                                                                                 | 4   | -     | 1                  | ΚΩ       |
| CLOAD                  | Maximum capacitive load                       | -                                                                                                                 | -   | -     | 50                 | pF       |
| tstartup               | Start-up setup time                           | $\begin{split} &C_{LOAD} \leq 50 \ pf, \\ &R_{LOAD} \geq 4 \ k\Omega, \\ &Follower \\ &configuration \end{split}$ | -   | 3     | -                  | μs       |
| PGA Gain error         | Programmable gain error                       | Input signal<br>amplitude><br>100mV                                                                               | -   | ±2.5  | -                  | %        |
|                        |                                               | PGA Gain = 2,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$                                                            | -   | 2     | -                  |          |
|                        |                                               | PGA Gain = 4,<br>Cload = 50pF,<br>Rload =4 KΩ                                                                     | -   | 1     | -                  |          |
| PGA BW                 | PGA bandwidth for different noninverting gain | PGA Gain = 8,<br>Cload = 50pF,<br>Rload = $4 \text{ K}\Omega$                                                     | -   | 0.5   | -                  | MHz      |
|                        |                                               | PGA Gain = 16,<br>Cload = 50pF,<br>Rload = $4 \text{ K}\Omega$                                                    | -   | 0.25  | -                  |          |
|                        |                                               | PGA Gain = 32,<br>Cload = 50pF,<br>Rload = $4K\Omega$                                                             | -   | 0.125 | -                  |          |



| Symbol | Parameter              | Condition                        | Min | Тур | Max | Unit               |  |
|--------|------------------------|----------------------------------|-----|-----|-----|--------------------|--|
| en     | Voltage noise density  | @ 1KHz, Output loaded with 4 KΩ  | -   | 111 | -   | nV/√ <del>Hz</del> |  |
| Cii    | v orange noise density | @ 10KHz, Output loaded with 4 KΩ | -   | 44  | -   | 11 V / V 112       |  |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 4.3.23 Comparator 2(COMP2) electrical parameters

Unless otherwise specified, the parameters in Table 4-48 are measured using ambient temperature,  $f_{HCLK}$  frequency, and  $V_{DDA}$  supply voltage in accordance with the conditions in Table 4-4.

Conditions **Symbol Parameter** Min Typ Max Unit  $V_{DDA}$ Analog supply voltage 1.8 3.6 Input voltage range 0  $V_{\text{IN}}$  $V_{DDA}$ tstart<sup>(1)</sup> 10 Comparator startup setup time us Propagation delay for 200 mV 70  $t_{\mathrm{D}}$ ns step with 100 mV overdrive  $V_{\text{OFFSET}}$ Comparator input offset error Full common mode range ±10 mV No hysteresis 0 Low hysteresis 10  $V_{hys}$ Comparator hysteresis mV20 Medium hysteresis High hysteresis 30 45 Static Comparator current consumption IDDA μΑ With 50 KHz ±100 mV Overdrive 47 Square Signal

**Table 4-48 COMP2 characteristics** 

#### 4.3.24 Comparator 1(COMP1) electrical parameters

Unless otherwise specified, the parameters in Table 4-49 and Table 4-50 are measured using ambient temperature,  $f_{HCLK}$  frequency, and  $V_{DDA}$  supply voltage in accordance with the conditions in Table 4-4.

| Symbol                 | Parameter                                               | Conditions                                  | Min | Тур | Max       | Unit  |
|------------------------|---------------------------------------------------------|---------------------------------------------|-----|-----|-----------|-------|
| $V_{DDA}$              | Analog supply voltage                                   | -                                           | 1.8 | -   | 3.6       | V     |
| $V_{\rm IN}$           | Input voltage range                                     | -                                           | 0   | -   | $V_{DDA}$ | ľ     |
| tstar <sup>(1)</sup> t | Comparator startup setup time                           | -                                           | -   | 10  | -         | us    |
| t <sub>D</sub>         | Propagation delay for 200 mV step with 100 mV overdrive | -                                           | -   | 70  | -         | ns    |
| $V_{OFFSET}$           | Comparator input offset error                           | Full common mode range                      | -   | ±5  | ±20       | mV    |
|                        |                                                         | No hysteresis                               | -   | 0   | -         |       |
| V.                     | Commonicon hystoroxic                                   | Low hysteresis                              | -   | 10  | -         | mV    |
| $V_{\mathrm{hys}}$     | Comparison hysteresis                                   | Medium hysteresis                           | -   | 20  | -         | III V |
|                        |                                                         | High hysteresis                             | -   | 30  | -         |       |
|                        |                                                         | Static                                      | -   | 45  | -         |       |
| $I_{\mathrm{DDA}}$     | Comparator current consumption                          | With 50 kHz ±100 mV overdrive square signal | -   | 47  | -         | μА    |

Table 4-49 COMP1 normal mode characteristics

Guaranteed by design, not tested in production.

<sup>1.</sup> Guaranteed by design, not tested in production.



| Table 4-50  | COMP1 | low i | nower | mode | characteristics |
|-------------|-------|-------|-------|------|-----------------|
| 1 anic 4-30 | COMI  | IUW I | DOWEL | moue | Character isues |

| Symbol                            | Parameter                                               | Condition                                   | Min | Тур  | Max       | Unit  |
|-----------------------------------|---------------------------------------------------------|---------------------------------------------|-----|------|-----------|-------|
| $V_{DDA}$                         | Analog supply voltage                                   | -                                           | 1.8 | -    | 3.6       | V     |
| $V_{\rm IN}$                      | Input voltage range                                     | -                                           | 0   | -    | $V_{DDA}$ | ·     |
| t <sub>START</sub> <sup>(1)</sup> | Comparator startup setup time                           | -                                           | -   | 15   | -         | us    |
| t <sub>D</sub>                    | Propagation delay for 200 mV step with 100 mV overdrive | VDDA>=2.7V                                  | -   | 300  | -         | ns    |
| Voffset                           | Comparator input offset error                           | VDDA=3V,25°C                                | -   | ±10  | -         | mV    |
|                                   |                                                         | No hysteresis                               | -   | 0    | -         |       |
| V.                                | Comparison hysteresis                                   | Low hysteresis                              | -   | 10   | -         | mV    |
| $V_{\mathrm{hys}}$                | Comparison hysteresis                                   | Medium hysteresis                           | -   | 20   | -         | 111 V |
|                                   |                                                         | High hysteresis                             | -   | 30   | -         |       |
|                                   |                                                         | Static                                      | -   | 10   | -         |       |
| $I_{DDA}$                         | Comparator current consumption                          | With 50 kHz ±100 mV overdrive square signal | -   | 11.5 | -         | μА    |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 4.3.25 Liquid crystal display driver (Segment LCD) characteristics

Unless otherwise specified, the parameters in Table 4-51 are measured using ambient temperature,  $f_{HCLK}$  frequency and  $V_{DDA}$  supply voltage that meet the conditions in Table 4-4.

**Table 4-51 LCD Controller characteristics** 

| Symbol            | Parameter                                                | Parameter Condition                |   | Тур   | Max | Unit            |
|-------------------|----------------------------------------------------------|------------------------------------|---|-------|-----|-----------------|
| V <sub>LCD</sub>  | L                                                        | LCD external voltage               |   |       | 3.6 |                 |
| V <sub>LCD0</sub> | LCD in                                                   | ternal reference voltage 0         | - | 2.588 | -   |                 |
| V <sub>LCD1</sub> | LCD in                                                   | ternal reference voltage 1         | - | 2.728 | -   |                 |
| V <sub>LCD2</sub> | LCD in                                                   | ternal reference voltage 2         | - | 2.863 | -   |                 |
| V <sub>LCD3</sub> | LCD in                                                   | ternal reference voltage 3         | - | 3.013 | -   | v               |
| V <sub>LCD4</sub> | LCD in                                                   | ternal reference voltage 4         | - | 3.154 | -   |                 |
| V <sub>LCD5</sub> | LCD in                                                   | ternal reference voltage 5         | - | 3.283 | -   |                 |
| V <sub>LCD6</sub> | LCD in                                                   | ternal reference voltage 6         | - | 3.422 | -   |                 |
| V <sub>LCD7</sub> | LCD in                                                   | ternal reference voltage 7         | - | 3.572 | -   |                 |
| C                 | V <sub>LCD</sub> external                                | Buffer OFF                         | - | 1     | -   | Г               |
| C <sub>ext</sub>  | capacitance                                              | Buffer ON                          | - | 1     | -   | <del>-</del> μF |
| I <sub>LCD</sub>  | Supply current from $V_{DD}$ at $V_{DD} = 3.0 \text{ V}$ | Buffer OFF                         | - | 3     | -   | μΑ              |
|                   |                                                          | Buffer OFF<br>(BUFEN = 0, PON = 0) | - | 0.5   | -   |                 |
| Ţ                 | Supply current from                                      | Buffer ON<br>(BUFEN = 1, 1/2 Bias) | - | 0.6   | -   |                 |
| IVLCD             | $I_{VLCD}$ $V_{LCD} (V_{LCD} = 3 \text{ V})$             | Buffer ON<br>(BUFEN = 1, 1/3 Bias) | - | 0.8   | -   | - μΑ            |
|                   |                                                          | Buffer ON<br>(BUFEN = 1, 1/4 Bias) | - | 1     | -   |                 |



| Symbol          | Parameter                                                 | Parameter Condition                                       |   | Тур                  | Max | Unit |
|-----------------|-----------------------------------------------------------|-----------------------------------------------------------|---|----------------------|-----|------|
| R <sub>HN</sub> | Total High Resistor                                       | Total High Resistor value for Low drive resistive network |   | 5.5                  | -   | ΜΩ   |
| R <sub>LN</sub> | Total Low Resistor value for High drive resistive network |                                                           | - | 240                  | -   | ΚΩ   |
| V <sub>44</sub> | Segment/C                                                 | Segment/Common highest level voltage                      |   | V <sub>LCD</sub>     | -   |      |
| V <sub>34</sub> | Segment                                                   | Common 3/4 level voltage                                  | - | 3/4 V <sub>LCD</sub> | -   |      |
| V <sub>23</sub> | Segment                                                   | Common 2/3 level voltage                                  | - | 2/3 V <sub>LCD</sub> | -   |      |
| V <sub>12</sub> | Segment                                                   | Common 1/2 level voltage                                  | - | 1/2 V <sub>LCD</sub> | -   | V    |
| V <sub>13</sub> | Segment                                                   | Segment/Common 1/3 level voltage                          |   | 1/3 V <sub>LCD</sub> | -   |      |
| V <sub>14</sub> | Segment/Common 1/4 level voltage                          |                                                           | - | 1/4 V <sub>LCD</sub> | -   |      |
| $V_0$           | Segment/C                                                 | ommon lowest level voltage                                | - | 0                    | -   |      |

# 4.3.26 Temperature sensor (TS) characteristics

Unless otherwise specified, the parameters in Table 4-52 are measured using ambient temperature,  $f_{HCLK}$  frequency, and  $V_{DDA}$  supply voltage in accordance with the conditions in Table 4-4.

**Table 4-52 Temperature sensor characteristics** 

| Symbol                   | Parameter                                      | Min | Тур  | Max        | Unit  |
|--------------------------|------------------------------------------------|-----|------|------------|-------|
| $T_{L}^{(1)}$            | V <sub>SENSE</sub> linearity with temperature  | -   | ±1   | <u>+</u> 4 | °C    |
| Avg_Slope <sup>(1)</sup> | Average slope                                  | -   | -4.0 | -          | mV/°C |
| $V_{25}^{(1)}$           | Voltage at 25°C                                | -   | 1.32 | -          | V     |
| t <sub>START</sub> (1)   | Startup time                                   | -   | 10   | 20         | μs    |
| $T_{S\_temp}^{(2)(3)}$   | ADC sampling time when reading the tempearture | 8.3 | -    | -          | μs    |

- 1. Based on comprehensive evaluation, not tested in production.
- 2. Guaranteed by design, not tested in production.
- 3. Shortest sampling time can be determined in the application by multiple iterations.



# 5 Package information

# 5.1 **QFN32(4mm x 4mm)**

COMMON DIMENSIONS (UNITS OF MEASURE=MILLIMETER) SYMBOL MIN NOM ASER MARK PIN 1 I.D. 0.80 0.70 0.75 0.02 0.05 Α1 Α2 0.50 0.55 0.60 АЗ 0.20RE 0.15 0.20 0.25 3.90 3.90 D 4.00 4.10 Φ 4.00 4.10 D2 2.60 2.70 2.80 2.70 2.60 2.80 0.30REF 0.25REF TOP VIEW DETAIL A 0.35 0.40 0.45 R BOTTOM VIEW 0.09 0.16 c1 0.16 SIDE VIEW ≥ 0.08 NOTES: ALL DIMENSIONS REFER TO JEDEC STANDRAD MO-220 WGGE DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. DETAIL A

Figure 5-1 QFN32(4mmx4mm) package outline



# 5.2 **QFN32(5mm x 5mm)**

Figure 5-2 QFN32(5mmx5mm) package outline





# 5.3 **QFN48(6mm x 6mm)**

Figure 5-3 QFN48(6mmx6mm) package outline





# 5.4 **LQFP48**(7mm x 7mm)

COMMON DIMENSIONS (UNITS OF MEASURE=MILLIMETER) D1 0.61BSC MIN NOM 1.60 Α1 0.05 0.15 Α2 1.35 1.40 1.45 шi А3 0.64 0.69 0.18 0.27 Ь BTM E-MARK 2-Ø1.00±0.10 0.10±0.10 DEPTH 0.20 Ь1 0.17 0.23 0.13 0.18 0.127 ᇤ 0.117 0.137 8.80 9.00 D1 6.90 7.00 7.10 8.80 9.00 9.20 E1 7.00 7.10 6.90 0.50 0.60 e H 0.40 8.20 8.14 0.50 0.70 L1 R1 1.00REF b → ⊕ 0.08₩ 0.08 R2 0.08 0.20 S 0 0.20 0\* 11\* 12\* 13° 02 11' WITH PLATING -BASE METAL NOTES: ALL DIMENSIONS REFER TO JEDEC STANDARD MS026 BBC DO NOT INCLUDE MOLD FLASH, GATE BURR OR PROTRUSION. SECTION A-A (L1)

0.08

LEAD FORM PART

Figure 5-4 LQFP48(7mmx7mm) package outline



# 5.5 **QFN64(8mm x 8mm)**

Figure 5-5 QFN64(8mmx8mm) package outline





# 5.6 LQFP64(10mm x 10mm)

Figure 5-6 LQFP64(10mmx10mm) package outline





# 5.7 LQFP80(12mm x 12mm)

Figure 5-7 LQFP80(12mmx12mm) package outline





# 5.8 Marking information

Figure 5-8 Marking information





# 6 Version history

| Date       | Version | Remark                                                                |  |
|------------|---------|-----------------------------------------------------------------------|--|
| 2020/11/13 | V0.8    | Initial version                                                       |  |
|            |         | Added N32L401Cx model, does not support USB, LCD, CAN bus functions   |  |
|            |         | 2. Corrected the maximum frequency of APB2 is 32MHz, and the          |  |
| 2021/01/25 | V0.9    | maximum frequency of APB1 is 16MHz                                    |  |
|            |         | 3. 1.2 Device List and 3.2 Pin Alternate Definition Add PC10-13, PD2, |  |
|            |         | PD4-PD7 as LCD port for special instructions                          |  |
|            |         | 4. Notes on adding LCD 1/8 duty cycle mode to the device list         |  |
| 2021/04/15 | V1.0    | 4.3 Chapter Data Check                                                |  |
|            |         | Modify the timing diagram of I2S master mode                          |  |
|            |         | 2. Added PA2/PA3 COMP_INP version note                                |  |
|            |         | 3. Add the introduction of LPRUN mode                                 |  |
|            |         | 4. Modify 4.3.18 Figure 4-19 Remove the upper tube of the ADC pin     |  |
|            |         | 5. Modify 4.3.11 I/O port characteristics                             |  |
| 2021/06/12 | V1.1    | 6. Modify chapter 3.2 to redefine TT as TTa                           |  |
|            |         | 7. Modify 4.3.7.1 MSI maximum value                                   |  |
|            |         | 8. Modify Figure 4-10                                                 |  |
|            |         | 9. Revised the figure in section 3.1.2 / 3.1.3                        |  |
|            |         | 10. Modify Figure 4-3                                                 |  |
|            |         | 11. Modify Table 3 1 IO/level to IO/structure                         |  |
|            |         | 1. Modify Table 4-18 and add Note 3                                   |  |
|            |         | 2. Modify Table 2-1 Timer function comparison                         |  |
|            |         | 3. Added 4.3.19 ADC chapter notes                                     |  |
|            |         | 4. Deleted 3.2 Pin Alternate Definition Note 4 PC13, PC14 and PC15    |  |
|            |         | pins can only sink limited current (3mA)                              |  |
|            |         | 5. Modify Table 4-42 ADC characteristic t <sub>STAB</sub> value       |  |
|            |         | 6. Modify Table 4-16 to remove ESR CL restrictions                    |  |
| 2022/07/11 | V1.2    | 7. Table 3-1 Add NJTRST function                                      |  |
|            |         | 8. Table 4-42 t <sub>CONV</sub> modify Note 3                         |  |
|            |         | 9. Modified Figure 4-8 Typical application using 32.768kH crystal     |  |
|            |         | 10. Add Table 4-32, Table 4-33, Table 4-34, and Table 4-35            |  |
|            |         | 11. Modify Table 4-2 NRST pin injection current                       |  |
|            |         | 12. Modify the number of shielded interrupt channels of interrupt     |  |
|            |         | controller                                                            |  |
|            |         | 13. Revise the number of edge detectors of EXTI in Section 2.3        |  |



- 14. Revise the CPU frequency requirements for USB usage in Section 2.4
- 15. Add the description of LP-sleep mode in Section 2.10
- 16. Add the wake up condition of STOP2 mode in 2.10
- 17. Revise PMBus compatibility in I2C main Features in 2.14
- 18. Revise CRC calculation time to 1 AHB clock cycle
- 19. Modify the actual frequency deviation of the HSI oscillator in Note 3 of Table 4-18
- 20. Modify the conditions of the power supply current in Table 4-22: Read mode, fHCLK = 64MHz, one waiting periods
- 21. Revise GPIOx\_DS.DSy[1:0] of 4/8mA in Table 4-28
- 22. Modify Table 4-37 SPI slave mode input clock duty cycle.
- 23. Delet N32L401 description.
- 24. Modify the maximum and minimum values of  $V_{REFINT}$  in Table 4-7 and delete the  $V_{REFBUFFER}$
- 25. Modify the minimum value of  $f_{\text{HSE\_ext}}$  in Table 4-13 and add (Bypass mode) to the table name
- 26. Modify the maximum value of  $V_{LSEL}$  in Table 4-14 and add (Bypass mode) to the table name
- 27. Figure 4-5 and Figure 4-6 are modified
- 28. Modify the description of Table 4-15 and comments
- 29. Figure 4-7 Adding comment 2
- 30. Modify the maximum and minimum gm values in Table 4-16. Add comment 4 and comment 5
- 31. Modify the maximum, typical, and minimum values in Table 4-18. Add comment 4 and comment 5
- 32. Modify the typical and maximum values for  $t_{SU(LSI)}$  and typical values for  $I_{DD(LSI)}$  in Table 4-19
- 33. Modify the conditions listed in Table 4-24
- 34. Table 4-25 Added +85 °C, Added comments 1 and comment 2
- 35. Modify the minimum, typical, and maximum values in Table 4-26 and modify the comments for the table
- 36. Added Table 4-27 and table comments
- 37. Modified The conditions in Table 4-28, and added comment 3
- 38. Delete V<sub>CRS</sub> listed in Table 4-41
- 39. Table 4-43 and added table comments
- 40. Added comment 5 in Table 4-44
- 41. Modify Figure 4-19



|            | T    |          |                                                                                 |
|------------|------|----------|---------------------------------------------------------------------------------|
|            |      | 42.      | Modify the minimum and maximum values of V <sub>REFBUF_OUT</sub> ,IDDA          |
|            |      |          | typical value in Table 4-45                                                     |
|            |      | 43.      | Table 4-46 added DAC_OUT Min and DAC_OUT Max, modified the                      |
|            |      |          | typical values for DNL, INL, and offsets, and modified the typical              |
|            |      |          | values and maximum values for t <sub>SETTLING</sub>                             |
|            |      | 44.      | Modify the typical value and maximum value of $I_{\text{LOAD}}$ , typical value |
|            |      |          | of SR and ,TS_temp in Table 4-47                                                |
|            |      | 45.      | Modify the typical values of LCD internal reference voltage 0 to 7 in           |
|            |      |          | Table 4-51                                                                      |
|            |      | 46.      | Modify the minimum, typical, and maximum values of Avg_Slope,                   |
|            |      |          | tSTART and TS_temp in Table 4-52                                                |
|            |      | 47.      | Modify the condition and minimum value of t <sub>RET</sub> in Table 4-23        |
|            |      | 48.      | Modify Figure4-16                                                               |
|            |      | 49.      | Modify Table 4-48, Table 4-49, Table 4-50 tSTART,tD,VOFFSET                     |
|            |      |          | and IDDA value.                                                                 |
|            |      | 50.      | Modify reset description                                                        |
|            |      | 1.       | Modify Table4-18 note 3                                                         |
|            |      | 2.       | Modify Table4-19 LSI oscillator startup time                                    |
|            |      | 3.       | Modify Table4-26 Weak pull-up equivalent resistance                             |
|            |      | 4.       | Modify Table4-36 rise time and fall time, and capacitive load                   |
|            |      | 5.       | Modify Table4-43 comments                                                       |
|            |      | 6.       | Modify Table4-50, add t <sub>D</sub> condition                                  |
|            |      | 7.       | Modify Tbale4-52 startup time                                                   |
|            |      | 8.       | Add 5V tolerated voltage pin note in chapter 3.2                                |
| 2022/09/14 | V1.3 | 9.       | Add the N32L403KBQ7-1                                                           |
|            |      | 10.      | Modify the number of DAC channels in the resource configuration                 |
|            |      |          | table in chapter 1.2                                                            |
|            |      | 11.      | Add note 7 in chatper 4.3.12                                                    |
|            |      | 12.      | Delete OPAMP2_VINP function from PB0 in chapter 3.2                             |
|            |      |          | Modify the table of Flash endurance and data retention life in chapter          |
|            |      |          | 4.3.10                                                                          |
|            |      | 14.      | Modify Table 6-1 I2C interface characteristics                                  |
|            |      | 15.      | Modify PC8 pin serial number in table 3-1                                       |
|            |      | <u> </u> | - •                                                                             |



#### 7 Notice

This document is the exclusive property of Nations Technologies Inc. (Hereinafter referred to as NATIONS). This document, and the product of NATIONS described herein (Hereinafter referred to as the Product) are owned by NATIONS under the laws and treaties of the People's Republic of China and other applicable jurisdictions worldwide. NATIONS does not grant any license under its patents, copyrights, trademarks, or other intellectual property rights. Names and brands of third party may be mentioned or referred thereto (if any) for identification purposes only.

NATIONS reserves the right to make changes, corrections, enhancements, modifications, and improvements to this document at any time without notice. Please contact NATIONS and obtain the latest version of this document before placing orders.

Although NATIONS has attempted to provide accurate and reliable information, NATIONS assumes no responsibility for the accuracy and reliability of this document.

It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. In no event shall NATIONS be liable for any direct, indirect, incidental, special, exemplary, or consequential damages arising in any way out of the use of this document or the Product.

NATIONS Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at user's risk. User shall indemnify NATIONS and hold NATIONS harmless from and against all claims, costs, damages, and other liabilities, arising from or related to any customer's Insecure Usage. Any express or implied warranty with regard to this document or the Product, including, but not limited to, the warranties of merchantability, fitness for a particular purpose and non-infringement are disclaimed to the fullest extent permitted by law.

Unless otherwise explicitly permitted by NATIONS, anyone may not use, duplicate, modify, transcribe or otherwise distribute this document for any purposes, in whole or in part.